LFXP2-8E-5FTN256C Lattice, LFXP2-8E-5FTN256C Datasheet - Page 11

FPGA - Field Programmable Gate Array 8K LUTs 201I/O Inst- on DSP 1.2V -5 Spd

LFXP2-8E-5FTN256C

Manufacturer Part Number
LFXP2-8E-5FTN256C
Description
FPGA - Field Programmable Gate Array 8K LUTs 201I/O Inst- on DSP 1.2V -5 Spd
Manufacturer
Lattice
Datasheet

Specifications of LFXP2-8E-5FTN256C

Number Of Macrocells
8000
Number Of Programmable I/os
201
Data Ram Size
226304
Supply Voltage (max)
1.26 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Package / Case
FTBGA-256
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFXP2-8E-5FTN256C
Manufacturer:
Lattice
Quantity:
63
Part Number:
LFXP2-8E-5FTN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LFXP2-8E-5FTN256C
0
Company:
Part Number:
LFXP2-8E-5FTN256C
Quantity:
5
Lattice Semiconductor
LatticeXP2 Hardware Checklist
Section III. LatticeXP2 Family Handbook Revision History
Reference Material......................................................................................................................................... 17-14
References..................................................................................................................................................... 17-15
Technical Support Assistance........................................................................................................................ 17-16
Revision History ............................................................................................................................................. 17-16
Introduction ...................................................................................................................................................... 18-1
Power Supply ................................................................................................................................................... 18-1
Configuration.................................................................................................................................................... 18-2
I/O Interface and Critical Pins .......................................................................................................................... 18-3
Checklist........................................................................................................................................................... 18-5
Technical Support Assistance.......................................................................................................................... 18-5
Revision History ............................................................................................................................................... 18-5
Revision History ............................................................................................................................................... 19-1
Part 2: Program the Primary Pattern into LatticeXP2 Embedded Flash ............................................... 17-12
LatticeXP2 Bitstream File Format ......................................................................................................... 17-14
Implement SPI Flash Programming on ispVM System ......................................................................... 17-14
Power Supply Sequencing ...................................................................................................................... 18-1
Power Supply Ramp ............................................................................................................................... 18-2
Power Estimation .................................................................................................................................... 18-2
JTAG Interface ........................................................................................................................................ 18-3
I/O Pin Assignments Around V
DDR/DDR2 Memory Interface Pin Assignments..................................................................................... 18-4
True-LVDS Output Pin Assignments....................................................................................................... 18-4
HSTL and SSTL Pin Assignments .......................................................................................................... 18-4
PCI Clamp Pin Assignment..................................................................................................................... 18-4
Test Output Enable (TOE) ...................................................................................................................... 18-4
CCPLL
...................................................................................................... 18-3
10
LatticeXP2 Family Handbook
Table of Contents

Related parts for LFXP2-8E-5FTN256C