LPC1342FBD48,151 NXP Semiconductors, LPC1342FBD48,151 Datasheet - Page 27

IC MCU 32BIT 48LQFP

LPC1342FBD48,151

Manufacturer Part Number
LPC1342FBD48,151
Description
IC MCU 32BIT 48LQFP
Manufacturer
NXP Semiconductors
Series
LPC13xxr
Datasheet

Specifications of LPC1342FBD48,151

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
72MHz
Connectivity
I²C, Microwire, SPI, SSI, SSP, UART/USART, USB
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
40
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Processor Series
LPC1342
Core
ARM Cortex-M3
Data Bus Width
32 bit
Data Ram Size
4 KB
Interface Type
I2C, USB, UART
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
42
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-5214

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1342FBD48,151
Manufacturer:
TI
Quantity:
115
Part Number:
LPC1342FBD48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC1311_13_42_43
Product data sheet
7.18.5 Boot loader
7.18.6 APB interface
7.18.7 AHB-Lite
7.18.8 External interrupt inputs
7.18.9 Memory mapping control
7.19 Emulation and debugging
The boot loader controls initial operation after reset and also provides the means to
program the flash memory. This could be initial programming of a blank device, erasure
and re-programming of a previously programmed device, or programming of the flash
memory by the application program in a running system.
The boot loader code is executed every time the part is reset or powered up. The loader
can either execute the ISP command handler or the user application code, or, on the
LPC134x, it can program the flash image via an attached MSC device through USB
(Windows operating system only). A LOW level during reset applied to the PIO0_1 pin is
considered as an external hardware request to start the ISP command handler or the USB
device enumeration. The state of PIO0_3 determines whether the UART or USB interface
will be used (LPC134x only).
The APB peripherals are located on one APB bus.
The AHB-Lite connects the instruction (I-code) and data (D-code) CPU buses of the ARM
Cortex-M3 to the flash memory, the main static RAM, and the boot ROM.
All GPIO pins can be level or edge sensitive interrupt inputs. In addition, start logic inputs
serve as external interrupts (see
The Cortex-M3 incorporates a mechanism that allows remapping the interrupt vector table
to alternate locations in the memory map. This is controlled via the Vector Table Offset
Register contained in the NVIC.
The vector table may be located anywhere within the bottom 1 GB of Cortex-M3 address
space. The vector table must be located on a 256 word boundary.
Debug functions are integrated into the ARM Cortex-M3. Serial wire debug is supported.
All information provided in this document is subject to legal disclaimers.
Rev. 3 — 10 August 2010
Section
7.18.1).
32-bit ARM Cortex-M3 microcontroller
LPC1311/13/42/43
© NXP B.V. 2010. All rights reserved.
27 of 62

Related parts for LPC1342FBD48,151