DS3104GN Maxim Integrated Products, DS3104GN Datasheet - Page 5

no-image

DS3104GN

Manufacturer Part Number
DS3104GN
Description
Timers & Support Products SDH-SONET-Synchronou s Ethernet Line Card
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3104GN+
Manufacturer:
Microsemi Consumer Medical Product Group
Quantity:
10 000
Part Number:
DS3104GN+
Manufacturer:
DALLAS
Quantity:
20 000
________________________________________________________________________________________ DS3104-SE
List of Tables
Table 1-1. Applicable Telecom Standards................................................................................................................... 6
Table 6-1. Input Clock Pin Descriptions .................................................................................................................... 13
Table 6-2. Output Clock Pin Descriptions.................................................................................................................. 14
Table 6-3. Global Pin Descriptions ............................................................................................................................ 15
Table 6-4. SPI Bus Mode Pin Descriptions ............................................................................................................... 15
Table 6-5. JTAG Interface Pin Descriptions .............................................................................................................. 16
Table 6-6. Power-Supply Pin Descriptions ................................................................................................................ 16
Table 7-1. Input Clock Capabilities ............................................................................................................................ 19
Table 7-2. Locking Frequency Modes ....................................................................................................................... 20
Table 7-3. Default Input Clock Priorities .................................................................................................................... 22
Table 7-4. Damping Factors and Peak Jitter/Wander Gain....................................................................................... 31
Table 7-5. T0 DPLL Adaptation for the T4 DPLL Phase Measurement Mode .......................................................... 35
Table 7-6. Output Clock Capabilities ......................................................................................................................... 37
Table 7-7. Digital1 Frequencies................................................................................................................................. 39
Table 7-8. Digital2 Frequencies................................................................................................................................. 39
Table 7-9. APLL Frequency to Output Frequencies (T0 APLL and T4 APLL) .......................................................... 40
Table 7-10. T0 APLL Frequency Configuration ......................................................................................................... 40
Table 7-11. T0 APLL2 Frequency Configuration ....................................................................................................... 40
Table 7-12. T4 APLL Frequency Configuration ......................................................................................................... 41
Table 7-13. OC1 to OC7 Output Frequency Selection .............................................................................................. 41
Table 7-14. Standard Frequencies for Programmable Outputs ................................................................................ 42
Table 7-15. External Frame-Sync Mode and Source ................................................................................................ 46
Table 7-16. External Frame-Sync Source ................................................................................................................. 47
Table 8-1. Register Map ............................................................................................................................................ 53
Table 9-1. JTAG Instruction Codes ......................................................................................................................... 120
Table 9-2. JTAG ID Code ........................................................................................................................................ 121
Table 10-1. Recommended DC Operating Conditions ............................................................................................ 122
Table 10-2. DC Characteristics................................................................................................................................ 122
Table 10-3. CMOS/TTL Pins ................................................................................................................................... 123
Table 10-4. LVDS/LVPECL Input Pins .................................................................................................................... 123
Table 10-5. LVDS Output Pins ................................................................................................................................ 123
Table 10-6. LVPECL Level-Compatible Output Pins............................................................................................... 124
Table 10-7. Input Clock Timing................................................................................................................................ 126
Table 10-8. Input Clock to Output Clock Delay ....................................................................................................... 126
Table 10-9. Output Clock Phase Alignment, Frame-Sync Alignment Mode............................................................ 126
Table 10-10. SPI Interface Timing ........................................................................................................................... 127
Table 10-11. JTAG Interface Timing........................................................................................................................ 129
Table 10-12. Reset Pin Timing ................................................................................................................................ 130
Table 11-1. Pin Assignments Sorted by Signal Name............................................................................................. 131
Table 12-1. CSBGA Package Thermal Properties, Natural Convection ................................................................. 133
19-4627; Rev 7; 8/10
5 of 136

Related parts for DS3104GN