DS33R11 Maxim Integrated Products, DS33R11 Datasheet - Page 225

no-image

DS33R11

Manufacturer Part Number
DS33R11
Description
Network Controller & Processor ICs Ethernet Mapper with Integrated T1-E1-J1
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS33R11

Product
Framer
Number Of Transceivers
1
Supply Voltage (max)
1.89 V, 3.465 V
Supply Voltage (min)
1.71 V, 3.135 V
Supply Current (max)
100 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
BGA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS33R11
Manufacturer:
DS
Quantity:
15
Part Number:
DS33R11
Manufacturer:
NSC
Quantity:
2 877
Part Number:
DS33R11
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R11
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS33R11+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R11+
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS33R11+CJ2
Manufacturer:
Maxim Integrated
Quantity:
10 000
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 6: Transmit Message-End Event (TMEND). Set when the transmit HDLC controller has finished sending a
message. This is a latched bit and is cleared when read.
Bit 5: Receive Packet-End Event (RPE). Set when the HDLC controller detects either the finish of a valid
message (i.e., CRC check complete) or when the controller has experienced a message fault such as a CRC
checking error, or an overrun condition, or an abort has been seen. This is a latched bit and is cleared when read.
Bit 4: Receive Packet-Start Event (RPS). Set when the HDLC controller detects an opening byte. This is a
latched bit and is cleared when read.
Bit 3: Receive FIFO Above High-Watermark Condition (RHWM). Set when the receive 128-byte FIFO fills
beyond the high watermark as defined by the receive high-watermark register (TR.RHWMR).
Bit 2: Receive FIFO Not Empty Condition (RNE). Set when the receive 128-byte FIFO has at least 1 byte
available for a read.
Bit 1: Transmit FIFO Below Low-Watermark Condition (TLWM). Set when the transmit 128-byte FIFO empties
beyond the low watermark as defined by the transmit low-watermark register (TR.TLWMR).
Bit 0: Transmit FIFO Not Full Condition (TNF). Set when the transmit 128-byte FIFO has at least 1 byte
available.
7
0
TR.SR6, TR.SR7
HDLC #1 Status Register 6
HDLC #2 Status Register 7
20h, 22h
TMEND
6
0
RPE
5
0
225 of 344
RPS
0
4
RHWM
3
0
RNE
2
0
TLWM
1
0
TNF
0
0

Related parts for DS33R11