ISP1761BEGE STEricsson, ISP1761BEGE Datasheet - Page 19

no-image

ISP1761BEGE

Manufacturer Part Number
ISP1761BEGE
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1761BEGE

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
LQFP
Rad Hardened
No
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1761BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
CD00222703
Product data sheet
Fig 6.
USB BUS
Memory segmentation and access block diagram
AND LOW-SPEED)
USB HIGH-SPEED
TRANSACTION
TRANSLATOR
(FULL-SPEED
7.3 Accessing the ISP1761 host controller memory: PIO and DMA
HOST AND
Both the CPU interface logic and the USB host controller require access to the internal
ISP1761 RAM at the same time. The internal arbiter controls these accesses to the
internal memory, organized internally on a 64-bit data bus width, allowing a maximum
bandwidth of 240 MB/s. This bandwidth avoids any bottleneck on accesses both from the
CPU interface and the internal USB host controller.
The CPU interface of the ISP1761 can be configured for a 16-bit or 32-bit data bus width.
When the ISP1761 is configured for a 16-bit data bus width, the upper unused 16 data
lines must be pulled up to V
together to a single 10 kΩ pull-up resistor. The 16-bit or 32-bit data bus width
configuration is done by programming bit 8 of the HW Mode Control register. This will
determine the register and memory access types in both PIO and DMA modes to all
internal blocks: host controller, peripheral controller and OTG controller. All accesses
must be word-aligned for 16-bit mode and double-word aligned for 32-bit mode, where
one word = 16 bits. When accessing the host controller registers in 16-bit mode, the
63 kB
address
data (64 bits)
control signals
PAYLOAD
PAYLOAD
ARBITER
PTD32
PTD32
PTD32
PTD1
PTD2
PTD1
PTD2
PTD1
PTD2
Rev. 09 — 15 April 2010
240 MB/s
CC(I/O)
ASYNC
PAYLOAD
ISOCHRONOUS
INTERRUPT
. This can be achieved by connecting DATA[31:16] lines
MEMORY MAPPED
INPUT/OUTPUT,
MANAGEMENT
CONTROLLER
INTERRUPT
REGISTERS
SLAVE DMA
CONTROL
MEMORY
UNIT,
AND
Hi-Speed USB OTG controller
D[15:0]/D[31:0]
DC_DREQ
HC_DREQ
HC_DACK
DC_DACK
DC_IRQ
HC_IRQ
A[17:1]
CS_N
RD_N
WR_N
© ST-ERICSSON 2010. All rights reserved.
ISP1761
PROCESSOR
MICRO-
004aaa568
19 of 158

Related parts for ISP1761BEGE