XC5VLX50-1FFG676I Xilinx Inc, XC5VLX50-1FFG676I Datasheet - Page 211

FPGA Virtex®-5 Family 46080 Cells 65nm (CMOS) Technology 1V 676-Pin FCBGA

XC5VLX50-1FFG676I

Manufacturer Part Number
XC5VLX50-1FFG676I
Description
FPGA Virtex®-5 Family 46080 Cells 65nm (CMOS) Technology 1V 676-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX50-1FFG676I

Package
676FCBGA
Family Name
Virtex®-5
Device Logic Units
46080
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
440
Ram Bits
1769472
Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
1769472
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
676-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50-1FFG676I
Manufacturer:
XILINX
Quantity:
10
Part Number:
XC5VLX50-1FFG676I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50-1FFG676I
Manufacturer:
TI
Quantity:
50
Part Number:
XC5VLX50-1FFG676I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50-1FFG676I
Manufacturer:
XILINX
Quantity:
48
Part Number:
XC5VLX50-1FFG676I
0
CLB Primitives
Table 5-11: Single-Port, Dual-Port, and Quad-Port Distributed RAM
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
RAM128X1D
RAM128X1S
RAM256X1S
RAM32X1D
RAM64X1D
RAM32X1S
RAM64X1S
RAM32M
RAM64M
Primitive
Distributed RAM Primitives
More information on the CLB primitives are available in the software libraries guide.
Seven primitives are available; from 32 x 2 bits to 256 x 1 bit. Three primitives are single-
port RAM, two primitives are dual-port RAM, and two primitives are quad-port RAM, as
shown in
The input and output data are 1-bit wide (with the exception of the 32-bit RAM).
Figure 5-32
primitives. The A, ADDR, and DPRA signals are address buses.
At time T
D input of the slice register. This is reflected on any of the AQ/BQ/CQ/DQ pins at
time T
At time T
becomes valid-High, resetting the slice register. This is reflected on any of the
AQ/BQ/CQ/DQ pins at time T
Table
CKO
shows generic single-port, dual-port, and quad-port distributed RAM
CINCK
SRCK
RAM Size
after clock event 1.
128-bit
128-bit
256-bit
32-bit
32-bit
32-bit
64-bit
64-bit
64-bit
5-11.
before clock event 3, the SR signal (configured as synchronous reset)
before clock event 1, data from CIN input becomes valid-High at the
www.xilinx.com
CKO
after clock event 3.
Single-port
Single-port
Single-port
Single-port
Quad-port
Quad-port
Dual-port
Dual-port
Dual-port
Type
A[4:0] (read/write)
A[4:0] (read/write)
DPRA[4:0] (read)
ADDRA[4:0] (read)
ADDRB[4:0] (read)
ADDRC[4:0] (read)
ADDRD[4:0] (read/write)
A[5:0] (read/write)
A[5:0] (read/write)
DPRA[5:0] (read)
ADDRA[5:0] (read)
ADDRB[5:0] (read)
ADDRC[5:0] (read)
ADDRD[5:0] (read/write)
A[6:0] (read/write)
A[6:0], (read/write)
DPRA[6:0] (read)
A[7:0] (read/write)
Address Inputs
CLB Primitives
211

Related parts for XC5VLX50-1FFG676I