ISP1161A1BMGA STEricsson, ISP1161A1BMGA Datasheet - Page 96

no-image

ISP1161A1BMGA

Manufacturer Part Number
ISP1161A1BMGA
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1161A1BMGA

Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1161A1BMGA
Manufacturer:
EPCOS
Quantity:
6 700
Part Number:
ISP1161A1BMGA
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Company:
Part Number:
ISP1161A1BMGA
Quantity:
3 000
Table 84.
ISP1161A1_5
Product data sheet
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
DcInterruptEnable register: bit allocation
13.1.6 DcDMAConfiguration register (R/W: F1H/F0H)
reserved
IEP14
IEP6
R/W
R/W
R/W
31
23
15
0
0
7
0
Table 85.
This command defines the DMA configuration of the ISP1161A1’s DC and
enables/disables DMA transfers. The command accesses the DcDMAConfiguration
register, which consists of 2 bytes. The bit allocation is given in
clear bit DMAEN (DMA disabled), all other bits remain unchanged.
Code (Hex): F0/F1 — write/read DMA Configuration
Transaction — write/read 1 word
Bit
31 to 24
23 to 10
9
8
7
6
5
4
3
2
1
0
SP_IEEOT
IEP13
IEP5
R/W
R/W
R/W
30
22
14
0
0
6
0
DcInterruptEnable register: bit description
Symbol
-
IEP14 to IEP1
IEP0IN
IEP0OUT
-
SP_IEEOT
IEPSOF
IESOF
IEEOT
IESUSP
IERESM
IERST
IEPSOF
IEP12
IEP4
R/W
R/W
R/W
29
21
13
0
0
5
0
Rev. 05 — 29 September 2009
Description
reserved; must write logic 0
A logic 1 enables interrupts from the indicated endpoint.
A logic 1 enables interrupts from the control IN endpoint.
A logic 1 enables interrupts from the control OUT endpoint.
reserved
A logic 1 enables interrupt upon detection of a short packet.
A logic 1 enables 1 ms interrupts upon detection of Pseudo SOF.
A logic 1 enables interrupt upon SOF detection.
A logic 1 enables interrupt upon EOT detection.
A logic 1 enables interrupt upon detection of ‘suspend’ state.
A logic 1 enables interrupt upon detection of a ‘resume’ state.
A logic 1 enables interrupt upon detection of a bus reset.
IESOF
IEP11
IEP3
R/W
R/W
R/W
28
20
12
0
0
4
0
reserved
00H
R/W
IEEOT
IEP10
USB single-chip host and device controller
IEP2
R/W
R/W
R/W
27
19
11
0
0
3
0
IESUSP
IEP9
IEP1
R/W
R/W
R/W
26
18
10
0
0
2
0
Table
ISP1161A1
IERESM
IEP0IN
© ST-ERICSSON 2009. All rights reserved.
IEP8
R/W
R/W
R/W
86. A bus reset will
25
17
0
9
0
1
0
IEP0OUT
IERST
IEP7
R/W
R/W
R/W
96 of 137
24
16
0
8
0
0
0

Related parts for ISP1161A1BMGA