LSI53CF92A-64QFP LSI, LSI53CF92A-64QFP Datasheet - Page 67

no-image

LSI53CF92A-64QFP

Manufacturer Part Number
LSI53CF92A-64QFP
Description
Manufacturer
LSI
Datasheet

Specifications of LSI53CF92A-64QFP

Lead Free Status / RoHS Status
Supplier Unconfirmed
Register: 0x06
Sequence Step
Read Only
Register Bank 0 or 1
The lower three bits of this register indicate how far the internal
sequencer was able to proceed in executing a sequenced command.
This counter is incremented at certain points in sequenced commands
to aid in error recovery if the command does not complete normally. This
register is cleared by a hard reset, SCSI reset, and by reading the
Interrupt
R
SOM
SS[2:0]
Standard Register Set
Copyright © 1995–2002 by LSI Logic Corporation. All rights reserved.
7
1
register when an interrupt is pending.
1
Reserved
Synchronous Offset Max
This bit is zero for asynchronous data transfers. For
synchronous transfers, this bit is set. When this bit is
clear, the synchronous offset counter has reached its
maximum value.
Sequence Step
The sequence step counter is set to zero at the beginning
of certain commands. The counter is then incremented at
specific points in the various algorithms to aid in error
recovery. The possible states are described in
Chapter 5, “Command Set.”
R
0
4
0
Default
SOM
3
0
2
0
SS[2:0]
0
0
0
[7:4]
[2:0]
4-17
3

Related parts for LSI53CF92A-64QFP