MC9S08QG8CPBE Freescale, MC9S08QG8CPBE Datasheet - Page 165

MC9S08QG8CPBE

Manufacturer Part Number
MC9S08QG8CPBE
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S08QG8CPBE

Cpu Family
HCS08
Device Core Size
8b
Frequency (max)
20MHz
Interface Type
I2C/SCI/SPI
Total Internal Ram Size
512Byte
# I/os (max)
12
Number Of Timers - General Purpose
1
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
1.8V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Through Hole
Pin Count
16
Package Type
PDIP
Program Memory Type
Flash
Program Memory Size
8KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08QG8CPBE
Manufacturer:
CYPRESS
Quantity:
310
Part Number:
MC9S08QG8CPBE
0
11.3.4
Freescale Semiconductor
Reset
BUSY
ARBL
RXAK
Field
IAAS
SRW
IICIF
TCF
7
6
5
4
2
1
0
W
R
IIC Status Register (IICS)
TCF
Transfer Complete Flag — This bit is set on the completion of a byte transfer. Note that this bit is only valid
during or immediately following a transfer to the IIC module or from the IIC module.The TCF bit is cleared by
reading the IICD register in receive mode or writing to the IICD in transmit mode.
0 Transfer in progress.
1 Transfer complete.
Addressed as a Slave — The IAAS bit is set when the calling address matches the programmed slave address.
Writing the IICC register clears this bit.
0 Not addressed.
1 Addressed as a slave.
Bus Busy — The BUSY bit indicates the status of the bus regardless of slave or master mode. The BUSY bit is
set when a START signal is detected and cleared when a STOP signal is detected.
0 Bus is idle.
1 Bus is busy.
Arbitration Lost — This bit is set by hardware when the arbitration procedure is lost. The ARBL bit must be
cleared by software, by writing a one to it.
0 Standard bus operation.
1 Loss of arbitration.
Slave Read/Write — When addressed as a slave the SRW bit indicates the value of the R/W command bit of
the calling address sent to the master.
0 Slave receive, master writing to slave.
1 Slave transmit, master reading from slave.
IIC Interrupt Flag — The IICIF bit is set when an interrupt is pending. This bit must be cleared by software, by
writing a one to it in the interrupt routine. One of the following events can set the IICIF bit:
0 No interrupt pending.
1 Interrupt pending.
Receive Acknowledge — When the RXAK bit is low, it indicates an acknowledge signal has been received after
the completion of one byte of data transmission on the bus. If the RXAK bit is high it means that no acknowledge
signal is detected.
0 Acknowledge received.
1 No acknowledge received.
1
7
• One byte transfer completes
• Match of slave address to calling address
• Arbitration lost
= Unimplemented or Reserved
IAAS
0
6
MC9S08QG8 and MC9S08QG4 Data Sheet, Rev. 5
Table 11-6. IICS Register Field Descriptions
Figure 11-6. IIC Status Register (IICS)
BUSY
0
5
ARBL
0
4
Description
3
0
0
SRW
0
2
Inter-Integrated Circuit (S08IICV1)
IICIF
0
1
RXAK
0
0
163

Related parts for MC9S08QG8CPBE