MC9S08QG8CPBE Freescale, MC9S08QG8CPBE Datasheet - Page 37

MC9S08QG8CPBE

Manufacturer Part Number
MC9S08QG8CPBE
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S08QG8CPBE

Cpu Family
HCS08
Device Core Size
8b
Frequency (max)
20MHz
Interface Type
I2C/SCI/SPI
Total Internal Ram Size
512Byte
# I/os (max)
12
Number Of Timers - General Purpose
1
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
1.8V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Through Hole
Pin Count
16
Package Type
PDIP
Program Memory Type
Flash
Program Memory Size
8KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08QG8CPBE
Manufacturer:
CYPRESS
Quantity:
310
Part Number:
MC9S08QG8CPBE
0
3.6
One of three stop modes is entered upon execution of a STOP instruction when STOPE in SOPT1 is set.
In any stop mode, the bus and CPU clocks are halted. The ICS module can be configured to leave the
reference clocks running. See
Table 3-1
conditions. The selected mode is entered following the execution of a STOP instruction.
3.6.1
Stop3 mode is entered by executing a STOP instruction under the conditions as shown in
states of all of the internal registers and logic, RAM contents, and I/O pin states are maintained.
Stop3 can be exited by asserting RESET, or by an interrupt from one of the following sources: the real-time
interrupt (RTI), LVD, ADC, IRQ, or the KBI.
If stop3 is exited by means of the RESET pin, then the MCU is reset and operation will resume after taking
the reset vector. Exit by means of one of the internal interrupt sources results in the MCU taking the
appropriate interrupt vector.
3.6.1.1
The LVD system is capable of generating either an interrupt or a reset when the supply voltage drops below
the LVD voltage. If the LVD is enabled in stop (LVDE and LVDSE bits in SPMSC1 both set) at the time
the CPU executes a STOP instruction, then the voltage regulator remains active during stop mode.
For the ADC to operate the LVD must be left enabled when entering stop3.
3.6.1.2
Entry into the active background mode from run mode is enabled if ENBDM in BDCSCR is set. This
register is described in
Freescale Semiconductor
1
2
STOPE
ENBDM is located in the BDCSCR which is only accessible through BDC commands; see
Status and Control Register
When in Stop3 mode with BDM enabled, the S
0
1
1
1
1
1
Stop Modes
shows all of the control bits that affect stop mode selection and the mode selected under various
Stop3 Mode
LVD Enabled in Stop Mode
Active BDM Enabled in Stop Mode
ENBDM
1
0
0
0
0
x
1
Chapter 17, “Development
Both bits must be 1
LVDE
Either bit a 0
Either bit a 0
Either bit a 0
(BDCSCR)”.
Chapter 10, “Internal Clock Source
MC9S08QG8 and MC9S08QG4 Data Sheet, Rev. 5
x
x
LVDSE
Table 3-1. Stop Mode Selection
PDC
x
x
x
0
1
1
IDD
will be near R
PPDC
Support.” If ENBDM is set when the CPU executes a
1
0
x
x
x
x
Stop modes disabled; illegal opcode reset if STOP
instruction executed
Stop3 with BDM enabled
Stop3 with voltage regulator active
Stop3
Stop2
Stop1
IDD
levels because internal clocks are enabled.
(S08ICSV1),” for more information.
Stop Mode
2
Section 17.4.1.1, “BDC
Chapter 3 Modes of Operation
Table
3-1. The
35

Related parts for MC9S08QG8CPBE