PCF2129AT/1,512 NXP Semiconductors, PCF2129AT/1,512 Datasheet - Page 46

no-image

PCF2129AT/1,512

Manufacturer Part Number
PCF2129AT/1,512
Description
IC REAL TIME CLK/CALENDAR 20SOIC
Manufacturer
NXP Semiconductors
Type
Clock/Calendar/Alarmr
Datasheets

Specifications of PCF2129AT/1,512

Package / Case
20-SOIC (7.5mm Width)
Date Format
YY-MM-DD-dd
Time Format
HH:MM:SS (12/24 hr)
Interface
I²C, SPI
Voltage - Supply
1.8 V ~ 4.2 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Function
Clock, Alarm, Watchdog, Timestamp
Supply Voltage (max)
4.2 V
Supply Voltage (min)
1.8 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
I2C, SPI
Supply Current
800 uA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4960-5
935288599512
NXP Semiconductors
PCF2129A_2
Product data sheet
9.1.1 Data transmission
9.1 SPI-bus interface
Data transfer to and from the device is made via a 3 line SPI-bus (see
lines for input and output are split. The data input and output line can be connected
together to facilitate a bidirectional data bus (see
whenever the chip enable line pin SDA/CE is inactive.
Table 48.
[1]
The chip enable signal is used to identify the transmitted data. Each data transfer is a
byte, with the Most Significant Bit (MSB) sent first.
The transmission is controlled by the active LOW chip enable signal SDA/CE. The first
byte transmitted is the command byte. Subsequent bytes will be either data to be written
or data to be read (see
The command byte defines the address of the first register to be accessed and the
read/write mode. The address counter will auto increment after every access and will
reset to zero after the last valid register is accessed. The R/W bit defines if the following
bytes will be read or write information.
Symbol
SDA/CE
SCL
SDI
SDO
Fig 27. SDI, SDO configurations
Fig 28. Data transfer overview
The chip enable must not be wired permanently LOW.
Serial interface
Function
chip enable input;
active LOW
serial clock input
serial data input
serial data output
data bus
SDA/CE
All information provided in this document is subject to legal disclaimers.
Figure
Rev. 02 — 7 May 2010
COMMAND
28).
[1]
two wire mode
SDO
SDI
Description
when HIGH, the interface is reset;
when SDA/CE is HIGH, input may float;
when SDA/CE is HIGH, input may float;
push-pull output;
input may be higher than V
input may be higher than V
input may be higher than V
input data is sampled on the rising edge of SCL
drives from V
output data is changed on the falling edge of SCL
DATA
Integrated RTC, TCXO and quartz crystal
single wire mode
SDO
SDI
SS
DATA
Figure
to V
001aai560
BBS
27). The SPI-bus is initialized
;
DD
DD
DD
;
DATA
PCF2129A
Table
© NXP B.V. 2010. All rights reserved.
013aaa311
48). The data
46 of 69

Related parts for PCF2129AT/1,512