MPC8560PX833LB Freescale Semiconductor, MPC8560PX833LB Datasheet - Page 91

IC MPU POWERQUICC III 783-FCPBGA

MPC8560PX833LB

Manufacturer Part Number
MPC8560PX833LB
Description
IC MPU POWERQUICC III 783-FCPBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8560PX833LB

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
833MHz
Voltage
1.2V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Family Name
MPC85XX
Device Core
PowerQUICC III
Device Core Size
32b
Frequency (max)
833MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.2V
Operating Supply Voltage (max)
1.26V
Operating Supply Voltage (min)
1.14V
Operating Temp Range
0C to 105C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
783
Package Type
FCBGA
For Use With
MPC8560ADS-BGA - BOARD APPLICATION DEV 8560
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8560PX833LB
Manufacturer:
MOTOROLA
Quantity:
852
Part Number:
MPC8560PX833LB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8560PX833LB
Manufacturer:
FREESCALE
Quantity:
147
Part Number:
MPC8560PX833LB
Manufacturer:
NXP/恩智浦
Quantity:
20 000
17 System Design Information
This section provides electrical and thermal design recommendations for successful application of the
device.
17.1
The MPC8560 includes three PLLs.
17.2
Each of the PLLs listed above is provided with power through independent power supply pins (AV
AV
these voltages will be derived directly from V
following.
There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to
provide three independent filter circuits as illustrated in
providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the
other is reduced.
This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz
range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL).
Consistent with the recommendations of Dr. Howard Johnson in High Speed Digital Design: A Handbook
of Black Magic (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a
single large value capacitor.
Each circuit should be placed as close as possible to the specific AV
noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the AV
pin, which is on the periphery of the 783 FC-PBGA footprint, without the inductance of vias.
Freescale Semiconductor
DD
1. The platform PLL generates the platform clock from the externally supplied SYSCLK input. The
2. The e500 Core PLL generates the core clock as a slave to the platform clock. The frequency ratio
3. The CPM PLL is slaved to the platform clock and is used to generate clocks used internally by the
2, and AV
frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio
configuration bits as described in
between the e500 core clock and the platform clock is selected using the e500 PLL ratio
configuration bits as described in
CPM block. The ratio between the CPM PLL and the platform clock is fixed and not under user
control.
System Clocking
PLL Power Supply Filtering
DD
3, respectively). The AV
MPC8560 Integrated Processor Hardware Specifications, Rev. 5
Section 15.2, “Platform/System PLL Ratio.”
Section 15.3, “e500 Core PLL Ratio.”
DD
DD
level should always be equivalent to V
through a low frequency filter scheme such as the
Figure
58, one to each of the three AV
DD
pin being supplied to minimize
System Design Information
DD
, and preferably
DD
pins. By
DD
1,
DD
91

Related parts for MPC8560PX833LB