COM20022I3V-HT SMSC, COM20022I3V-HT Datasheet - Page 30

IC CTRLR ARCNET 2KX8 RAM 48-TQFP

COM20022I3V-HT

Manufacturer Part Number
COM20022I3V-HT
Description
IC CTRLR ARCNET 2KX8 RAM 48-TQFP
Manufacturer
SMSC
Series
ARCNETr
Datasheet

Specifications of COM20022I3V-HT

Controller Type
ARCNET Controller
Interface
Differential
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
65mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFP, 48-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1004

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
COM20022I3V-HT
Manufacturer:
Standard
Quantity:
2 784
Part Number:
COM20022I3V-HT
Manufacturer:
AD
Quantity:
7 439
Part Number:
COM20022I3V-HT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
COM20022I3V-HT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
COM20022I3V-HT
0
Chapter 6
6.1
Revision 09-27-07
Microsequencer
The COM20022I contains an internal microsequencer which performs all of the control operations
necessary to carry out the ARCNET protocol. It consists of a clock generator, a 544 x 8 ROM, a program
counter, two instruction registers, an instruction decoder, a no-op generator, jump logic, and
reconfiguration logic.
The COM20022I derives a 20 MHz and a 10 MHz clock from the output clock of the Clock Multiplier.
These clocks provide the rate at which the instructions are executed within the COM20022I. The 20 MHz
clock is the rate at which the program counter operates, while the 10 MHz clock is the rate at which the
instructions are executed. The microprogram is stored in the ROM and the instructions are fetched and
then placed into the instruction registers. One register holds the opcode, while the other holds the
immediate data. Once the instruction is fetched, it is decoded by the internal instruction decoder, at which
point the COM20022I proceeds to execute the instruction. When a no-op instruction is encountered, the
microsequencer enters a timed loop and the program counter is temporarily stopped until the loop is
complete. When a jump instruction is encountered, the program counter is loaded with the jump address
from the ROM.
microsequencer if it has timed out. At this point the program counter is cleared and the MYRECON bit of
the Diagnostic Status Register is set.
Functional Description
The COM20022I contains an internal reconfiguration timer which interrupts the
DATASHEET
Page 30
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM
SMSC COM20022I
Datasheet

Related parts for COM20022I3V-HT