COM20022I3V-HT SMSC, COM20022I3V-HT Datasheet - Page 37

IC CTRLR ARCNET 2KX8 RAM 48-TQFP

COM20022I3V-HT

Manufacturer Part Number
COM20022I3V-HT
Description
IC CTRLR ARCNET 2KX8 RAM 48-TQFP
Manufacturer
SMSC
Series
ARCNETr
Datasheet

Specifications of COM20022I3V-HT

Controller Type
ARCNET Controller
Interface
Differential
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
65mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFP, 48-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1004

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
COM20022I3V-HT
Manufacturer:
Standard
Quantity:
2 784
Part Number:
COM20022I3V-HT
Manufacturer:
AD
Quantity:
7 439
Part Number:
COM20022I3V-HT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
COM20022I3V-HT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
COM20022I3V-HT
0
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM
Datasheet
SMSC COM20022I
BIT
6,5
7
4
3
2
1
0
Receiver
Inhibited
(Reserved)
Power On Reset
Test
Reconfiguration
Transmitter
Message
Acknowledged
Transmitter
Available
BIT NAME
RI
POR
TEST
RECON
TMA
TA
SYMBOL
This bit, if high, indicates that the receiver is not enabled because either
an "Enable Receive to Page fnn" command was never issued, or a packet
has been deposited into the RAM buffer page fnn as specified by the last
"Enable Receive to Page fnn" command. No messages will be received
until this command is issued, and once the message has been received,
the RI bit is set, thereby inhibiting the receiver. The RI bit is cleared by
issuing an "Enable Receive to Page fnn" command. This bit, when set,
will cause an interrupt if the corresponding bit of the Interrupt Mask
Register (IMR) is also set. When this bit is set and another station
attempts to send a packet to this station, this station will send a NAK.
These bits are undefined.
This bit, if high, indicates that the COM20022I has been reset by either a
software reset, a hardware reset, or writing 00H to the Node ID Register.
The POR bit is cleared by the "Clear Flags" command.
This bit is intended for test and diagnostic purposes. It is a logic "0" under
normal operating conditions.
This bit, if high, indicates that the Line Idle Timer has timed out because
the RXIN pin was idle for 20.5 μ S. The RECON bit is cleared during a
"Clear Flags" command. This bit, when set, will cause an interrupt if the
corresponding bit in the IMR is also set. The interrupt service routine
should consist of examining the MYRECON bit of the Diagnostic Status
Register to determine whether there are consecutive reconfigurations
caused by this node.
This bit, if high, indicates that the packet transmitted as a result of an
"Enable Transmit from Page fnn" command has been acknowledged.
This bit should only be considered valid after the TA bit (bit 0) is set.
Broadcast messages are never acknowledged. The TMA bit is cleared by
issuing the "Enable Transmit from Page fnn" command.
This bit, if high, indicates that the transmitter is available for transmitting.
This bit is set when the last byte of scheduled packet has been
transmitted out, or upon execution of a "Disable Transmitter" command.
The TA bit is cleared by issuing the "Enable Transmit from Page fnn"
command after the node next receives the token. This bit, when set, will
cause an interrupt if the corresponding bit in the IMR is also set.
Table 6.3 - Status Register
DATASHEET
Page 37
DESCRIPTION
Revision 09-27-07

Related parts for COM20022I3V-HT