DP83848TSQ/NOPB National Semiconductor, DP83848TSQ/NOPB Datasheet - Page 76

IC TXRX ETHERNET PHYTER 40-LLP

DP83848TSQ/NOPB

Manufacturer Part Number
DP83848TSQ/NOPB
Description
IC TXRX ETHERNET PHYTER 40-LLP
Manufacturer
National Semiconductor
Type
Transceiverr
Datasheets

Specifications of DP83848TSQ/NOPB

Number Of Drivers/receivers
1/1
Protocol
Ethernet
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Package / Case
40-LLP
Data Rate
100Mbps
Supply Voltage Range
3V To 3.6V
Logic Case Style
LLP
No. Of Pins
40
Operating Temperature Range
-40°C To +85°C
Msl
MSL 2 - 1 Year
Filter Terminals
SMD
Rohs Compliant
Yes
Data Rate Max
10Mbps
Driver Case Style
LLP
For Use With
DP83848T-MAU-EK - BOARD EVALUATION DP83848T
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
DP83848TSQTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83848TSQ/NOPB
Manufacturer:
TI
Quantity:
2 000
Part Number:
DP83848TSQ/NOPB
Manufacturer:
LT
Quantity:
807
Part Number:
DP83848TSQ/NOPB
0
www.national.com
8.2.25 RMII Receive Timing
Note: Per the RMII Specification, output delays assume a 25pF load.
Note: CRS_DV is asserted asynchronously in order to minimize latency of control signals through the Phy. CRS_DV may
toggle synchronously at the end of the packet to indicate CRS deassertion.
Note: RX_DV is synchronous to X1. While not part of the RMII specification, this signal is provided to simplify recovery of
receive data.
Note: CRS ON delay is measured from the first bit of the JK symbol on the PMD Input Pair to initial assertion of CRS_DV.
Note: CRS OFF delay is measured from the first bit of the TR symbol on the PMD Input Pair to initial de-assertion of
CRS_DV.
Note: Receive Latency is measured from the first bit of the symbol pair on the PMD Input Pair. Typical values are with the
Elasticity Buffer set to the default value (01).
T2.25.1
T2.25.2
T2.25.3
T2.25.4
T2.25.5
Parameter
PMD Input Pair
RXD[1:0]
RX_ER
RX_DV
CRS_DV
X1
X1 Clock Period
RXD[1:0], CRS_DV, RX_DV,
and RX_ER output delay from
X1 rising
CRS ON delay
CRS OFF delay
RXD[1:0] and RX_ER latency
T2.25.3
IDLE
Description
(J/K)
T2.25.2
Data
50 MHz Reference Clock
From JK symbol on PMD Receive Pair to
initial assertion of CRS_DV
From TR symbol on PMD Receive Pair to
initial deassertion of CRS_DV
From symbol on Receive Pair. Elasticity
buffer set to default value (01)
T2.25.5
76
T2.25.2
Notes
T2.25.1
(TR)
T2.25.4
T2.25.2
Data
Min
2
T2.25.2
18.5
Typ
20
27
38
Max
14
Units
bits
bits
bits
ns
ns

Related parts for DP83848TSQ/NOPB