SAM3N0C Atmel Corporation, SAM3N0C Datasheet - Page 682

no-image

SAM3N0C

Manufacturer Part Number
SAM3N0C
Description
Manufacturer
Atmel Corporation
Datasheets
34.6
34.6.1
34.6.2
34.6.3
Figure 34-2. Internal trigger
Figure 34-3. External trigger
682
bytes in FIFO
bytes in FIFO
DACC_CDR
DACC_CDR
conversion
conversion
Number of
Number of
External
Internal
TXRDY
TXRDY
trigger
trigger
DACC
DACC
write
write
Functional Description
SAM3N
Digital-to-analog Conversion
Conversion Results
Conversion Triggers
0
data1
0
1
data2
data1 data2 data3 data4
2
1
data3
CLKDIV/2
3 2
2
data1
data4
3
The DAC uses the master clock (MCK) to perform conversions.
Once a conversion has started, the DAC will take a setup time to provide the analog result on
the analog output.
Refer to the product electrical characteristics for more information.
When a conversion is completed, the resulting analog value is available at the DAC channel
output.
In internal trigger mode, conversion starts as soon as the DACC is enabled, data is written in the
DACC Conversion Data Register
internal trigger frequency is configurable through the CLKDIV field of the
and must not be above the maximum frequency allowed by the DAC.
In external trigger mode, the conversion waits for a rising edge event on the selected trigger to
begin (see
Warning: Disabling the external trigger mode will automatically set the DACC in internal trigger
mode.
3
data5
4
4
data1
data2
Figure
CLKDIV
3
34-3).
data3
3
2
data2
data4
and an internal trigger event occurs (see
CLKDIV
1
data5
2
data3
CLKDIV
1
0
DACC Mode Register
data4
11011A–ATARM–04-Oct-10
Figure
34-2). The
0

Related parts for SAM3N0C