LM3S317-IQN20-A0T Luminary Micro, Inc., LM3S317-IQN20-A0T Datasheet - Page 337

no-image

LM3S317-IQN20-A0T

Manufacturer Part Number
LM3S317-IQN20-A0T
Description
Microcontroller
Manufacturer
Luminary Micro, Inc.
Datasheet
May 4, 2007
Reset
Reset
Type
Type
Bit/Field
31:6
PWMn Interrupt Status (PWMnISC)
5
4
3
2
1
0
RO
RO
31
15
0
0
Register 13: PWM0 Interrupt Status and Clear (PWM0ISC), offset 0x04C
the latched events that have occurred; a 0 bit indicates that the event in question has not occurred.
These are R/W1C registers; writing a 1 to a bit position clears the corresponding interrupt reason.
provide the current set of interrupt sources that are asserted to the controller. Bits set to 1 indicate
RO
RO
30
14
0
0
IntCntLoad
IntCntZero
IntCmpBD
IntCmpBU
IntCmpAD
IntCmpAU
reserved
Name
RO
RO
29
13
0
0
RO
RO
28
12
0
0
R/W1C
R/W1C
R/W1C
R/W1C
R/W1C
R/W1C
Type
RO
RO
RO
27
11
0
0
reserved
RO
RO
26
10
0
0
Reset
RO
RO
25
0
9
0
0
0
0
0
0
0
0
Preliminary
RO
RO
24
0
8
0
reserved
Description
Reserved bits return an indeterminate value, and should
never be changed.
Indicates that the counter has matched the comparator B
value while counting down.
Indicates that the counter has matched the comparator B
value while counting up.
Indicates that the counter has matched the comparator A
value while counting down.
Indicates that the counter has matched the comparator A
value while counting up.
Indicates that the counter has matched the PWMnLOAD
register.
Indicates that the counter has matched 0.
RO
RO
23
0
7
0
RO
RO
22
0
6
0
IntCmpBD
R/W1C
RO
21
0
5
0
IntCmpBU
R/W1C
RO
20
0
4
0
IntCmpAD
R/W1C
RO
19
0
3
0
IntCmpAU
LM3S317 Data Sheet
R/W1C
RO
18
0
2
0
IntCntLoad
R/W1C
RO
17
0
1
0
IntCntZero
R/W1C
RO
16
0
0
0
337

Related parts for LM3S317-IQN20-A0T