mc68hc908lj24 Freescale Semiconductor, Inc, mc68hc908lj24 Datasheet - Page 381

no-image

mc68hc908lj24

Manufacturer Part Number
mc68hc908lj24
Description
M68hc08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908LJ24
Manufacturer:
FREESCALE
Quantity:
3
Part Number:
mc68hc908lj24CFQ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc908lj24CFU
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc908lj24CFU
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68hc908lj24CPB
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
mc68hc908lj24CPB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc908lj24CPK
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc908lj24CPK
Manufacturer:
FRE/MOT
Quantity:
20 000
18.3.2 Data Direction Register A (DDRA)
MC68HC908LJ24/LK24 — Rev. 2.1
Freescale Semiconductor
NOTE:
NOTE:
Address:
ADC[3:0] — ADC channels 0 to 3
Care must be taken when reading port A while applying analog voltages
to ADC[3:0] pins. If the appropriate ADC channel is not enabled,
excessive current drain may occur if analog voltages are applied to the
PTAx/ADCx pin, while PTA is read as a digital input. Those ports not
selected as analog input channels are considered digital I/O ports.
Data direction register A determines whether each port A pin is an input
or an output. Writing a logic 1 to a DDRA bit enables the output buffer for
the corresponding port A pin; a logic 0 disables the output buffer.
DDRA[7:0] — Data Direction Register A Bits
Avoid glitches on port A pins by writing to the port A data register before
changing data direction register A bits from 0 to 1.
the port A I/O logic.
Reset:
Read:
Write:
ADC[3:0] are pins used for the input channels to the analog-to-digital
converter module. The channel select bits, ADCH[4:0], in the ADC
status and control register define which port pin will be used as an
ADC input and overrides any control from the port I/O logic. See
Section 16. Analog-to-Digital Converter
These read/write bits control port A data direction. Reset clears
DDRA[7:0], configuring all port A pins as inputs.
1 = Corresponding port A pin configured as output
0 = Corresponding port A pin configured as input
DDRA7
$0004
Bit 7
0
Figure 18-3. Data Direction Register A (DDRA)
Input/Output (I/O) Ports
DDRA6
6
0
DDRA5
5
0
DDRA4
4
0
DDRA3
3
0
(ADC).
DDRA2
2
0
Figure 18-4
Input/Output (I/O) Ports
DDRA1
1
0
Data Sheet
shows
DDRA0
Bit 0
Port A
0
381

Related parts for mc68hc908lj24