ppc440gr-3jb667cz Applied Micro Circuits Corporation (AMCC), ppc440gr-3jb667cz Datasheet - Page 81

no-image

ppc440gr-3jb667cz

Manufacturer Part Number
ppc440gr-3jb667cz
Description
Powerpc 440gr Embedded Processor
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet
Figure 11. DDR SDRAM Read Data Path
Table 26. I/O Timing—DDR SDRAM T
Notes:
1. T
2. T
3. Clock speed for the values in the table is 133MHz.
4. The time values for T
In the following examples, the data strobes (DQS) and the data are shown to be coincident. There is actually a
slight skew as specified by the SDRAM specifications, and there can be additional skew due to loading and signal
routing. It is recommended that the signal length for all of the eight DQS signals be matched.
AMCC Proprietary
440GR – PPC440GR Embedded Processor
SIN
DIN
Signal Name
DQS
Data
= Delay from DQS at package pin to C on Stage 1 FF.
= Delay from data at package pin to D on Stage 1 FF.
DQS0
DQS1
DQS2
DQS3
DQS8
Package pins
PLB Clock
Cycle
Delay
1/4
D
Stage 1
SIN
FF,
XL
C
(SDRAM0_TR1[RDCT])
minimum
T
include 1/4 of a cycle at 133MHz (7.5ns x 0.25 = 1.875 ns).
SIN
2.74
2.75
2.74
2.76
2.77
Q
Programmed
Read Clock
FF Timing:
(ns)
T
T
T
Delay
IS
IH
P
= Propagation delay (D to Q or C to Q) = 0.4ns maximum
= Input setup time = 0.2ns
= Input hold time = 0.1ns
D
SIN
Stage 2
maximum
FF
T
and T
C
SIN
3.70
3.69
3.69
3.69
3.68
(ns)
Q
DIN
MemData00:07
MemData08:15
MemData16:23
MemData24:31
ECC0:7
D
Stage 3
FF
Signal Name
C
Q
(SDRAM0_TR1[RDSL])
Read Select
Mux
Preliminary Data Sheet
minimum
T
ECC
DIN
0.86
0.87
0.89
0.88
0.89
Revision 1.19 – May 07, 2008
(ns)
Read Sample Point
FF: Flip-Flop
XL: Transparent Latch
flipflop (RDSP)
D
FF
C
Q
maximum
T
DIN
1.87
1.86
1.86
1.85
1.83
(ns)
PLB bus
81

Related parts for ppc440gr-3jb667cz