vpx3224d ETC-unknow, vpx3224d Datasheet - Page 21

no-image

vpx3224d

Manufacturer Part Number
vpx3224d
Description
Video Pixel Decoders
Manufacturer
ETC-unknow
Datasheet
Micronas
PRELIMINARY DATA SHEET
Table 2–7: Luminance control codes
2.7. Video Data Transfer
The VPX supports a synchronous video interface. Video
data arrives to each line at the output in an uninterrupted
burst with a fixed transport rate of 13.5 MHz. The dura-
tion of the burst is measured in clock periods of the trans-
port clock and is equal to the number of pixels per output
line.
The data transfer is controlled via the signals: PIXCLK,
VACT, and LLC. An additional clock signal LLC2 can be
switched to the TDO output pin to support different tim-
ings.
The VACT signal flags the presence of valid output data.
Fig. 2–23, 2–24, and 2–25 illustrate the relationship be-
tween the video port data, VACT, PIXCLK, and LLC.
Whenever a line of video data should be suppressed
(line dropping, switching between analog inputs), it is
done by suppression of VACT.
Fig. 2–22: Detailed data output with timing event codes (double clock mode)
DATA
(Port A)
VACT
HREF
PIXCLK
LLC
Luma Value
01
02
03
04
05
06
FFh
03h
Video Event
VACT end
VACT begin
HREF active line
HREF blank line
VREF even
VREF odd
FFh
02h
C
Video Event
last pixel was the last active pixel
next pixel is the first active pixel
begin of an active video line
begin of a blank line
begin of an even field
begin of an odd field
B1
Y
1
C
R1
Y
2
2.7.1. Single and Double Clock Mode
Data is transferred synchronous to the internally gener-
ated PIXCLK. The frequency of PIXCLK is 13.5 MHz.
The LLC signal is provided as an additional support for
both the 13.5 MHz and the 27 MHz double clock mode.
The LLC consists of a doubled PIXCLK signal (27 MHz)
for interface to external components which rely on the
Philips transfer protocols. In the single clock mode, data
can be latched onto the falling edge of PIXCLK or at the
rising edge of LLC during high PIXCLK. In double clock
mode, output data can be latched onto both clock edges
of PIXCLK or onto every rising edge of LLC. Combined
with the half-clock mode, the available transfer band-
widths at the ports are therefore 6.75 MHz, 13.5 MHz,
and 27.0 MHz.
C
Bn–1
Y
VPX 3225D, VPX 3224D
n–1
C
Rn–1
Y
n
FEh
Phase Information
refers to the last pixel
refers to the next pixel
refers to the current pixel
refers to the current pixel
refers to the current pixel
refers to the current pixel
01h
21

Related parts for vpx3224d