CY8C36_10 CYPRESS [Cypress Semiconductor], CY8C36_10 Datasheet - Page 22

no-image

CY8C36_10

Manufacturer Part Number
CY8C36_10
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Table 6-1. Oscillator Summary
6.1.1 Internal Oscillators
6.1.1.1 Internal Main Oscillator
In most designs the IMO is the only clock source required, due
to its ±1% accuracy. The IMO operates with no external
components and outputs a stable clock. A factory trim for each
frequency range is stored in the device. With the factory trim,
tolerance varies from ±1% at 3 MHz, up to ±7% at 62 MHz. The
IMO, in conjunction with the PLL, allows generation of CPU and
system clocks up to the device's maximum frequency (see
Phase-Locked
The IMO provides clock outputs at 3, 6, 12, 24, 48, and 62 MHz.
Document Number: 001-53413 Rev. *I
MHzECO
kHzECO
Source
Doubler
IMO
DSI
PLL
ILO
Loop).
7
12-48 MHz
3-62 MHz
24 MHz
12 MHz
32 kHz
3 MHz
4 MHz
0 MHz
Doubler
1 kHz
Fmin
IMO
Divider 16 bit
Divider 16 bit
Divider 16 bit
Divider 16 bit
Digital Clock
Digital Clock
Digital Clock
Digital Clock
±1% over voltage and temperature
Crystal dependent
Input dependent
Input dependent
Input dependent
–50%, +100%
Crystal dependent
4-33 MHz
ECO
Tolerance at Fmin
24-67 MHz
PLL
PRELIMINARY
External IO
Figure 6-1. Clocking Subsystem
0-66 MHz
or DSI
Clock Mux
Divider 16 bit
Divider 16 bit
Divider 16 bit
Divider 16 bit
Digital Clock
Digital Clock
Digital Clock
Digital Clock
System
32 kHz ECO
6.1.1.2 Clock Doubler
The clock doubler outputs a clock at twice the frequency of the
input clock. The doubler works for input frequency ranges of 6 to
24 MHz (providing 12 to 48 MHz at the output). It can be
configured to use a clock from the IMO, MHzECO, or the DSI
(external pin). The doubler is typically used to clock the USB.
6.1.1.3 Phase-Locked Loop
The PLL allows low frequency, high accuracy clocks to be
multiplied to higher frequencies. This is a tradeoff between
higher clock frequency and accuracy and, higher power
consumption and increased startup time.
PSoC
100 kHz
62 MHz
33 MHz
66 MHz
67 MHz
48 MHz
32 kHz
Fmax
1,33,100 kHz
®
ILO
±7%
Crystal dependent
Input dependent
Input dependent
Input dependent
–55%, +100%
Crystal dependent
3: CY8C36 Family Datasheet
7
Tolerance at Fmax
CPU Clock Divider
Bus Clock Divider
Analog Clock
Divider 16 bit
Analog Clock
Divider 16 bit
Analog Clock
Divider 16 bit
Analog Clock
Divider 16 bit
16 bit
4 bit
w
w
w
w
s
k
e
s
k
e
s
k
e
s
k
e
10 µs max
Input dependent
250 µs max
1 µs max
5 ms typ, max is
crystal dependent
15 ms max in lowest
power mode
500 ms typ, max is
crystal dependent
Clock
CPU
Clock
Bus
Startup Time
Page 22 of 112
[+] Feedback

Related parts for CY8C36_10