LM3S1911-IQC20-A0 ETC2 [List of Unclassifed Manufacturers], LM3S1911-IQC20-A0 Datasheet - Page 207

no-image

LM3S1911-IQC20-A0

Manufacturer Part Number
LM3S1911-IQC20-A0
Description
Microcontroller
Manufacturer
ETC2 [List of Unclassifed Manufacturers]
Datasheet
October 09, 2007
Bit/Field
1:0
Name
TAMR
Type
R/W
Reset
0x0
Preliminary
Description
GPTM TimerA Mode
The TAMR values are defined as follows:
The Timer mode is based on the timer configuration defined by bits 2:0
in the GPTMCFG register (16-or 32-bit).
In 16-bit timer configuration, TAMR controls the 16-bit timer modes for
TimerA.
In 32-bit timer configuration, this register controls the mode and the
contents of GPTMTBMR are ignored.
Value
0x0
0x1
0x2
0x3
Description
Reserved.
One-Shot Timer mode.
Periodic Timer mode.
Capture mode.
LM3S1911 Microcontroller
207

Related parts for LM3S1911-IQC20-A0