HD64336901G Renesas Technology, HD64336901G Datasheet - Page 118

no-image

HD64336901G

Manufacturer Part Number
HD64336901G
Description
(HD64xxx Series) 16-BIT MICROCONTROLLER
Manufacturer
Renesas Technology
Datasheet
Table 6.3
6.2.1
In sleep mode, CPU operation is halted but the on-chip peripheral modules function at the clock
frequency set by the MA2 to MA0 bits in SYSCR2. CPU register contents are retained. When an
interrupt is requested, sleep mode is cleared and the CPU starts interrupt exception handling. Sleep
mode is not cleared if the I bit in the condition code register (CCR) is set to 1 or the requested
interrupt is disabled by the interrupt enable bit. When the RES pin is driven low in sleep mode, the
CPU goes into the reset state and sleep mode is cleared.
Rev. 1.00, 11/03, page 90 of 376
Function
System clock oscillator
CPU
operations
RAM
IO ports
External
interrupts
Peripheral
modules
Sleep Mode
Instructions
Registers
IRQ3, IRQ0
WKP5
Timer B1
Timer V
Timer W
Watchdog
timer
SCI3
IIC2
A/D converter
LVD
Internal State in Each Operating Mode
Active Mode
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Sleep Mode
Functioning
Halted
Retained
Retained
Retained
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Functioning
Subsleep Mode
Halted
Halted
Retained
Retained
Retained
Functioning
Functioning
Retained
Reset
Retained
Retained
(Functioning if the internal oscillator is selected
as a count clock.)
Reset
Retained
Reset
Functioning
Halted
Halted
Retained
Retained
Register contents are
retained, but output is the
high-impedance state.
Functioning
Functioning
Retained
Reset
Retained
Reset
Retained
Reset
Functioning
Standby Mode

Related parts for HD64336901G