LFE2-6E-7T144C Lattice, LFE2-6E-7T144C Datasheet - Page 31

no-image

LFE2-6E-7T144C

Manufacturer Part Number
LFE2-6E-7T144C
Description
FPGA - Field Programmable Gate Array 6K LUTs 90 I/O DSP 1.2V -7
Manufacturer
Lattice
Datasheet

Specifications of LFE2-6E-7T144C

Number Of I/os
90
Maximum Operating Frequency
420 MHz
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TQFP-144
Minimum Operating Temperature
0 C
Factory Pack Quantity
300

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE2-6E-7T144C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as “T” and “C”) as shown in Figure 2-25.
The PAD Labels “T” and “C” distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right
edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as inputs.
Table 2-12. PIO Signal List
PIO
The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic
block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selec-
tion logic.
Input Register Block
The input register blocks for PIOs in left, right and bottom edges contain delay elements and registers that can be
used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous inter-
faces, before they are passed to the device core. Figure 2-26 shows the diagram of the input register block for left,
right and bottom edges. The input register block for the top edge contains one memory element to register the input
signal as shown in Figure 2-27. The following description applies to the input register block for PIOs in left, right and
bottom edges of the device.
Input signals are fed from the sysIO buffer to the input register block (as signal DI). If desired, the input signal can
bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and,
in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed
delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when
using a global clock.
The input block allows three modes of operation. In the single data rate (SDR) the data is registered, by one of the
registers in the single data rate sync register block, with the system clock. In DDR Mode, two registers are used to
sample the data on the positive and negative edges of the DQS signal, creating two data streams, D0 and D1.
CE0, CE1
CLK0, CLK1
ECLK1, ECLK2
LSR
GSRN
INCK
DQS
INDD
INFF
IPOS0, IPOS1
QPOS0
QNEG0
OPOS0, ONEG0,
OPOS2, ONEG2
OPOS1 ONEG1
DEL[3:0]
TD
DDRCLKPOL
DQSXFER
1. Signals available on left/right/bottom only.
2. Selected I/O.
Name
1
1
, QPOS1
, QNEG1
1
1
Control from the core
Control from the core
Control from the core
Control from the core
Control from routing
Input to the core
Input to PIO
Input to the core
Input to the core
Input to the core
Input to the core
Input to the core
Control from the core
Tristate control from the core
Control from the core
Tristate control from the core
Control from clock polarity bus Controls the polarity of the clock (CLK0) that feed the DDR input block
Control from core
Type
Clock enables for input and output block flip-flops
System clocks for input and output blocks
Fast edge clocks
Local Set/Reset
Global Set/Reset (active low)
Input to Primary Clock Network or PLL reference inputs
DQS signal from logic (routing) to PIO
Unregistered data input to core
Registered input on positive edge of the clock (CLK0)
Double data rate registered inputs to the core
Gearbox pipelined inputs to the core
Gearbox pipelined inputs to the core
Output signals from the core for SDR and DDR operation
Signals to Tristate Register block for DDR operation
Dynamic input delay control bits
Tristate signal from the core used in SDR operation
Controls signal to the Output block
2-28
LatticeECP2 Family Data Sheet
Description
Architecture

Related parts for LFE2-6E-7T144C