XRT83SL30ES Exar, XRT83SL30ES Datasheet - Page 64

no-image

XRT83SL30ES

Manufacturer Part Number
XRT83SL30ES
Description
Peripheral Drivers & Components - PCIs 1 CHT1/E1 LIUSH
Manufacturer
Exar
Datasheet

Specifications of XRT83SL30ES

Product Category
Peripheral Drivers & Components - PCIs
Rohs
yes
XRT83SL30
SINGLE-CHANNEL T1/E1/J1 SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR
R
EGISTER
10001
B
D7
D6
D5
D4
IT
A
#
DDRESS
CLKSEL2
CLKSEL1
CLKSEL0
Reserved
N
AME
T
ABLE
35: M
Clock Select Inputs for Master Clock Synthesizer bit 2 : In
Host mode, CLKSEL[2:0] are input signals to a programmable
frequency synthesizer that can be used to generate a master
clock from an external accurate clock source according to the fol-
lowing table:
In Hardware mode the state of these bits are ignored and the
master frequency PLL is controlled by the corresponding Hard-
ware pins.
Clock Select inputs for Master Clock Synthesizer bit 1: See
description of bit D6 for function of this bit.
Clock Select inputs for Master Clock Synthesizer bit 0: See
description of bit D6 for function of this bit.
MCLKE1
2048
2048
2048
1544
1544
2048
kHz
128
128
256
256
16
16
56
56
64
64
ICROPROCESSOR
8
8
M CLKT1
2048
1544
1544
1544
1544
kHz
2048
X
X
X
X
X
X
X
X
X
X
X
X
CLKSEL2
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
61
R
EGISTER
F
CLKSEL1
UNCTION
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
#17
CLKSEL0
0
0
0
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
BIT DESCRIPTION
MCLKRATE
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
CLKOUT
2048
1544
2048
1544
2048
1544
2048
1544
2048
1544
2048
1544
2048
1544
2048
1544
2048
1544
kHz
R
EGISTER
T
R/W
R/W
R/W
R/W
YPE
REV. 1.0.1
R
V
ALUE
ESET
0
0
0
0

Related parts for XRT83SL30ES