MCIMX6S1AVM08ABR Freescale Semiconductor, MCIMX6S1AVM08ABR Datasheet - Page 77

no-image

MCIMX6S1AVM08ABR

Manufacturer Part Number
MCIMX6S1AVM08ABR
Description
Processors - Application Specialized i.MX6 Solo rev 1.1
Manufacturer
Freescale Semiconductor
Type
Multimedia Applicationsr
Datasheet

Specifications of MCIMX6S1AVM08ABR

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
32 bit
Maximum Clock Frequency
800 MHz
Data Ram Size
16 KB
Operating Supply Voltage
1.175 V to 1.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
MAPBGA-624
Interface Type
Parallel
Memory Type
L1/L2 Cache, ROM, SRAM
Minimum Operating Temperature
- 40 C
Number Of Timers
2
For DDR Toggle mode,
value of tDQSQ is 1.4 ns(max) and 1.4 ns (max) for tQHS at 133 MB/s. GPMI will sample DQ[7:0] at
both rising and falling edge of an delayed DQS signal, which is provided by an internal DPLL. The delay
value of this register can be controlled by GPMI register
GPMI_READ_DDR_DLL_CTRL.SLV_DLY_TARGET (see the GPMI chapter of the i.MX
6Solo/6DualLite reference manual). Generally, the typical delay value is equal to 0x7 which means 1/4
clock cycle delay expected. But if the board delay is big enough and cannot be ignored, the delay value
should be made larger to compensate the board delay.
4.11
The following subsections provide information on external peripheral interfaces.
4.11.1
The AUDMUX provides a programmable interconnect logic for voice, audio, and data routing between
internal serial interfaces (SSIs) and external serial interfaces (audio and voice codecs). The AC timing of
AUDMUX external pins is governed by the SSI module. For more information, see the respective SSI
electrical specifications found within this document.
4.11.2
This section describes the timing parameters of the ECSPI blocks. The ECSPI have separate timing
parameters for master and slave modes.
Freescale Semiconductor
NF23
NF24
NF25
NF26
ID
External Peripheral Interface Parameters
AUDMUX Timing Parameters
ECSPI Timing Parameters
i.MX 6Solo/6DualLite Automotive and Infotainment Applications Processors, Rev. 1
preamble delay
postamble delay
CLE and ALE setup time
CLE and ALE hold time
Table 53. Samsung Toggle Mode Timing Parameters (continued)
Parameter
Figure 37
shows the timing diagram of DQS/DQ read valid window. The typical
Symbol
tPOST
tCALS
tCALH
tPRE
(PRE_DELAY+1) x tCK
POST_DELAY x tCK
0.5 x tCK
0.5 x tCK
Min.
T = GPMI Clock Cycle
Timing
Max.
Electrical Characteristics
Unit
ns
ns
ns
ns
77

Related parts for MCIMX6S1AVM08ABR