MC68332ACAG16 Freescale Semiconductor, MC68332ACAG16 Datasheet - Page 85

no-image

MC68332ACAG16

Manufacturer Part Number
MC68332ACAG16
Description
IC MCU 32BIT 16MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68332ACAG16

Core Processor
CPU32
Core Size
32-Bit
Speed
16MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
15
Program Memory Type
ROMless
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
M683xx
Core
CPU32
Data Bus Width
32 bit
Maximum Clock Frequency
16 MHz
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Interface Type
SCI, SPI, UART
Minimum Operating Temperature
- 40 C
Controller Family/series
68K
No. Of I/o's
15
Ram Memory Size
2KB
Cpu Speed
16MHz
No. Of Timers
1
Embedded Interface Type
QSPI, SCI, UART
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Data Ram Size
2 KB
Number Of Programmable I/os
15
Number Of Timers
16
Cpu Family
68K/M683xx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
16MHz
Program Memory Size
Not Required
Total Internal Ram Size
2KB
# I/os (max)
15
Number Of Timers - General Purpose
16
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68332ACAG16
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC68332ACAG16
Manufacturer:
Freescale
Quantity:
319
Part Number:
MC68332ACAG16
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
CLKOUT
CYCLES
4.6.8 Reset Processing Summary
MC68332
USER’S MANUAL
RESET
NOTES:
LOCK
VCO
1. Internal start-up time.
2. SSP fetched.
3. PC fetched.
4. First instruction fetched.
V DD
BUS
To prevent write cycles in progress from being corrupted, a reset is recognized at the
end of a bus cycle, and not at an instruction boundary. Any processing in progress at
the time a reset occurs is aborted. After SIM reset control logic has synchronized an
internal or external reset request, it asserts the MSTRST signal.
The following events take place when MSTRST is asserted.
The following events take place when MSTRST is negated after assertion.
A. Instruction execution is aborted.
B. The status register is initialized.
C. The vector base register is initialized to $000000.
A. The CPU32 samples the BKPT input.
B. The CPU32 fetches the reset vector:
C. The CPU32 fetches and begins decoding the first instruction to be executed.
BUS STATE
UNKNOWN
Vectors can be fetched from internal RAM or from external ROM enabled by the
CSBOOT signal.
1. The T0 and T1 bits are cleared to disable tracing.
2. The S bit is set to establish supervisor privilege level.
3. The interrupt priority mask is set to $7, disabling all interrupts below priority
1. The first long word of the vector is loaded into the interrupt stack pointer.
2. The second long word of the vector is loaded into the program counter.
7.
Freescale Semiconductor, Inc.
CONTROL SIGNALS
For More Information On This Product,
THREE-STATED
ADDRESS AND
Figure 4-16 Power-On Reset
SYSTEM INTEGRATION MODULE
512 CLOCKS
Go to: www.freescale.com
10 CLOCKS
1
2
3
32 POR TIM
4-45
4

Related parts for MC68332ACAG16