MCF5282CVF80J Freescale Semiconductor, MCF5282CVF80J Datasheet - Page 120

no-image

MCF5282CVF80J

Manufacturer Part Number
MCF5282CVF80J
Description
IC MPU 512K FLASH 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
ColdFire Flash Module (CFM)
6.3.4
The Flash registers are described in this subsection.
6.3.4.1
The CFMCR is used to configure and control the operation of the CFM array.
Bits 10 -5 in the CFMCR register are readable and writable with restrictions.
6-8
Address
1
2
Reset
Field
R/W
IPSBAR Offset
S = Supervisor access only. User mode accesses to supervisor only addresses have no effect and result in a
cycle termination transfer error.
Addresses not assigned to a register and undefined register bits are reserved for expansion. Write accesses
to these reserved address spaces and reserved register bits have no effect.
15–11
Bits
0x1D_001C
0x1D_0020
0x1D_0024
10
0x1D_0014
0x1D_0018
9
8
Register Descriptions
CFM Configuration Register (CFMCR)
15
Name
LOCK
PVIE
AEIE
Figure 6-4. CFM Module Configuration Register (CFMCR)
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
CFMUSTAT
Bits 31–24
CFMCMD
11
Table 6-3. CFM Register Address Map
Table 6-4. CFMCR Field Descriptions
Reserved, should be cleared.
Write lock control. The LOCK bit is always readable and is set once.
1 CFMPROT, CMFSACC, and CFMDACC register are write-locked.
0 CFMPROT, CMFSACC, and CFMDACC register are writable.
Protection violation interrupt enable. The PVIE bit is readable and writable. The
PVIE bit enables an interrupt in case the protection violation flag, PVIOL, is set.
1 An interrupt will be requested whenever the PVIOL flag is set.
0 PVIOL interrupts disabled.
Access error interrupt enable. The AEIE bit is readable and writable. The AEIE bit
enables an interrupt in case the access error flag, ACCERR, is set.
1 An interrupt will be requested whenever the ACCERR flag is set.
0 ACCERR interrupts disabled.
LOCK PVIE AEIE CBEIE CCIE KEYACC
10
Bits 23–16
9
0000_0000_0000_0000
IPSBAR + 0x1D_0000
CFMSACC
CFMDACC
Reserved
8
R/W
7
2
Bits 15–8
Reserved
Reserved
6
Description
2
2
5
Bits 7–0
4
Freescale Semiconductor
Access
S
S
S
S
S
1
0

Related parts for MCF5282CVF80J