MRF89XA-I/MQ Microchip Technology, MRF89XA-I/MQ Datasheet - Page 92

TXRX ISM SUB-GHZ ULP 32QFN

MRF89XA-I/MQ

Manufacturer Part Number
MRF89XA-I/MQ
Description
TXRX ISM SUB-GHZ ULP 32QFN
Manufacturer
Microchip Technology
Datasheets

Specifications of MRF89XA-I/MQ

Package / Case
32-WFQFN Exposed Pad
Frequency
863MHz ~ 870MHz, 902MHz ~ 928MHz, 950MHz ~ 960MHz
Data Rate - Maximum
200kbps
Modulation Or Protocol
FSK, OOK
Applications
ISM
Power - Output
12.5dBm
Sensitivity
-113dBm
Voltage - Supply
2.1 V ~ 3.6 V
Current - Receiving
3mA
Current - Transmitting
25mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Number Of Receivers
1
Number Of Transmitters
1
Wireless Frequency
863 MHz to 870 MHz, 902 MHz to 928 MHz, 950 MHz to 960 MHz
Interface Type
SPI
Noise Figure
- 112 dBc
Output Power
- 8.5 dBm, + 12.5 dBm
Operating Supply Voltage
2.1 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Data Rate
256 Kbps
Maximum Supply Current
25 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MRF89XA-I/MQ
Manufacturer:
MICROCHIP
Quantity:
12 000
3.11.6
Depending on the application, some of the host
microcontroller connections may not be needed:
• IRQ0: If none of the relevant IRQ sources are
• IRQ1: If none of the relevant IRQ sources are
• SDO: If no read register access is needed and the
TABLE 3-13:
DS70622B-page 92
MRF89XA
DMODREG
FIFOCREG
FIFOCREG
FTXRXIREG
FTXRXIREG
FTXRXIREG
FTPRIREG
SYNCREG
SYNCREG
SYNCREG
SYNCV31REG
SYNCV23REG
SYNCV15REG
SYNCV07REG
PLOADREG
PLOADREG
NADDSREG
PKTCREG
PKTCREG
PKTCREG
PKTCREG
PKTCREG
PKTCREG
FCRCERG
FCRCERG
Note 1:
used. In this case, leave the pin floating.
used. In this case, leave the pin floating.
device is used in TX mode only. In this case, pull
up to V
Note:
Register Name
DD
Fixed format only.
HOST MICROCONTROLLER
INTERFACE CONNECTIONS IN
PACKET MODE
The DATA pin (pin 20), which is unused in
Packet mode, should be pulled-up to V
through a 100 kΩ resistor. Table 2-4, pro-
vides details about MRF89XA pin configu-
ration and chip mode.
through a 100 kΩ resistor.
CONFIGURATION REGISTERS RELATED TO DATA PROCESSING (ONLY) IN
PACKET MODE
DMODE0, DMODE1
FSIZE<1:0>
FTINT<5:0>
IRQ0RXS<1:0>
IRQ1RXS<1:0>
IRQ1TX
IRQ0TXST
SYNCREN
SYNCWSZ<1:0>
SYNCTEN<1:0>
SYNCV<31:24>
SYNCV<23:16>
SYNCV<15:8>
SYNCV<7:0>
MCHSTREN
PLDPLEN<6:0>
NLADDR<7:0>
PKTLENF
PRESIZE<1:0>
WHITEON
CRCEN
ADDFIL<1:0>
CRCSTSEN
ACFCRC
FRWAXS
Register Bits
X
TX
X
X
X
X
X
X
X
X
X
X
X
X
(1)
Preliminary
DD
RX
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Defines data operation mode ( Packet)
Defines FIFO size
Defines FIFO threshold
Defines IRQ0 source in RX & Stand-by modes
Defines IRQ1 source in RX & Stand-by modes
Defines IRQ1 source in TX mode
Defines IRQ0 source in TX mode
Enables Sync word recognition
Defines Sync word size
Defines the error tolerance on Sync word recognition
Defines Sync word value
Defines Sync word value
Defines Sync word value
Defines Sync word value
Enables Manchester encoding/decoding
Length in fixed format, max RX length in variable format
Defines node address for RX address filtering
Defines packet format (fixed or variable length)
Defines the size of preamble to be transmitted
Enables whitening/de-whitening process
Enables CRC calculation/check
Enables and defines address filtering
Enables CRC Status check
Enables FIFO autoclear if CRC failed
Defines FIFO access in Stand-by mode
FIGURE 3-32:
3.11.7
The data processing related registers are appropriately
configured as shown in Table 3-13. In this example we
assume CRC is enabled with autoclear on.
MRF89XA
PACKET MODE EXAMPLE
CSCON
CSDAT
IRQ0
IRQ1
SDO
SCK
Description
SDI
HOST MCU
CONNECTIONS IN
PACKET MODE
© 2010 Microchip Technology Inc.
Microcontroller
PIC
®

Related parts for MRF89XA-I/MQ