EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 735

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Figure 11–7. Configuring with a Combined PS & Configuration Device Scheme
Notes to
(1)
(2)
(3)
(4)
(5)
(6)
Altera Corporation
July 2005
You should connect the pull-up resistor to the same supply voltage as the configuration device.
The pull-up resistors on the DATA0 and DCLK pins are only needed if the download cable is the only configuration
scheme used on the board. This is to ensure that the DATA0 and DCLK pins are not left floating after configuration.
For example, if the design also uses a configuration device, the pull-up resistors on the DATA0 and DCLK pins are
not necessary.
Pin 6 of the header is a V
device’s V
You should not attempt configuration with a download cable while a configuration device is connected to a Stratix
or Stratix GX device. Instead, you should either remove the configuration device from its socket when using the
download cable or place a switch on the five common signals between the download cable and the configuration
device. Remove the download cable when configuring with a configuration device.
If nINIT_CONF is not used, nCONFIG must be pulled to V
If external pull-ups are used on CONF_DONE and nSTATUS pins, they should always be 10 k
the internal pull-ups of the configuration device only if the CONF_DONE and nSTATUS signals are pulled-up to 3.3 V
or 2.5 V (not 1.8 V or 1.5 V).
Figure
10 kΩ
V
CCIO
CC
10 kΩ
11–7:
(4)
(1)
f
. This is a no-connect pin for the ByteBlasterMV header.
V
CC
(4)
GND
(2)
(1)
V
CC
IO
Stratix or Stratix GX Device
reference voltage for the MasterBlaster output driver. V
For more information on how to use the MasterBlaster or ByteBlasterMV
cables, see the following documents:
DATA0
nCONFIG
MSEL0
MSEL1
MSEL2
nCE
USB-Blaster USB Port Download Cable Data Sheet
MasterBlaster Serial/USB Communications Cable Data Sheet
ByteBlasterMV Parallel Port Download Cable Data Sheet
ByteBlaster II Parallel Port Download Cable Data Sheet
CONF_DONE
nSTATUS
DCLK
nCEO
10 kΩ
N.C.
(6)
V
CC
(4)
CC
(1)
V
either directly or through a resistor.
CC
(4)
10 kΩ
(1)
(6)
Configuring Stratix & Stratix GX Devices
(2)
V
CC
Stratix Device Handbook, Volume 2
10 kΩ
(4)
(1)
10-Pin Male Header
Pin 1
Download Cable
IO
(PS Mode)
DCLK
DATA
OE
nCS
nINIT_CONF (5)
should match the target
Configuration
(6)
GND
Device
(6)
V
resistors. You can use
CC
VIO (3)
GND
11–17

Related parts for EP1S10F484I6