EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 771

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Altera Corporation
July 2005
nSTATUS
Table 11–15. Dedicated Configuration Pins on the Stratix or Stratix GX Device
Pin Name
N/A
User Mode
All
Configuration
Scheme
Bidirectional
open-drain
Pin Type
The device drives
after power-up and releases it after the POR
time.
Status output. If an error occurs during
configuration,
target device. Status input. If an external
source drives the
configuration or initialization, the target device
enters an error state.
Driving
initialization does not affect the configured
device. If a configuration device is used, driving
nSTATUS
to attempt to configure the FPGA, but since the
FPGA ignores transitions on
mode, the FPGA does not reconfigure. To
initiate a reconfiguration,
pulled low.
The enhanced configuration devices’ and
EPC2 devices’
internal programmable pull-up resistors. If
internal pull-up resistors on the enhanced
configuration device are used, external 10-k
pull-up resistors should not be used on these
pins. When using EPC2 devices, only external
10-k pull-up resistors should be used.
This pin uses Schmitt trigger input buffers.
Configuring Stratix & Stratix GX Devices
nSTATUS
Stratix Device Handbook, Volume 2
low causes the configuration device
nSTATUS
OE
Description
nSTATUS
nSTATUS
low after configuration and
and
(Part 3 of 8)
nCS
is pulled low by the
nCONFIG
pins have optional
nSTATUS
pin low during
low immediately
must be
in user-
11–53

Related parts for EP1S10F484I6