PSB3186FV1.4 Infineon Technologies, PSB3186FV1.4 Datasheet - Page 112

no-image

PSB3186FV1.4

Manufacturer Part Number
PSB3186FV1.4
Description
ISDN Interface ISDN
Manufacturer
Infineon Technologies
Datasheet

Specifications of PSB3186FV1.4

Control Type
HDLC
Data Rate
192 Kbps
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Package / Case
MQFP-64
Lead Free Status / Rohs Status
 Details
Figure 59
Data Sheet
EXMD.RFBS=11
so after the first 4
bytes of a new frame
have been stored in the
fifo an receive pool full
interrupt ISTAD.RPF
is set.
The HDLC
receiver has
written further
data into the FIFO.
When a frame
is complete, a
status byte (RSTAD)
is appended.
Meanwhile two
more short frames
have been
received.
HDLC
Receiver
HDLC
Receiver
When the RFACC detects 16 valid bytes,
it sets an RPF interrupt. The µP reads the 16 bytes
and acknowledges the transfer by setting CMDRD.RMC.
This causes the space occupied by the 16 bytes being
released.
RFIFO Operation
RAM
RAM
RSTA
RSTA
RSTA
µP
µP
32
16
32
16
8
4
8
RFIFO ACCESS
RFIFO ACCESS
CONTROLLER
CONTROLLER
RFBS=01
RFBS=11
RFACC
RFACC
112
The µP has read
the 4 bytes, sets
RFBS=01 (16 bytes)
and completes the
block transfer by
an CMDRx.RMC command.
Following CMDRx.RMC
the 4 bytes of the
last block are
deleted.
RMC
EXMD.RFBS=01
RMC
Description of Functional Blocks
Receiver
HDLC
Receiver
HDLC
After the RMC acknowledgement the
RFACC detects an RSTA byte, i.e. end of
the frame, therefore it asserts
an RME interupt and increments the
RBC counter by 2.
RAM
RAM
RSTA
RSTA
RSTA
µP
32
16
32
16
8
4
8
RFIFO ACCESS
RFIFO ACCESS
CONTROLLER
CONTROLLER
RFBS=01
RFBS=01
RFACC
RFACC
PSB 3186
PSF 3186
2000-08-23

Related parts for PSB3186FV1.4