PSB3186FV1.4 Infineon Technologies, PSB3186FV1.4 Datasheet - Page 97

no-image

PSB3186FV1.4

Manufacturer Part Number
PSB3186FV1.4
Description
ISDN Interface ISDN
Manufacturer
Infineon Technologies
Datasheet

Specifications of PSB3186FV1.4

Control Type
HDLC
Data Rate
192 Kbps
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Package / Case
MQFP-64
Lead Free Status / Rohs Status
 Details
Programming Sequence
The programming sequence is characterized by a ’1’ being sent in the lower nibble of the
received address code. The data structure after this first byte and the principle of a read/
write access to a register is similar to the structure of the serial control interface
described in
read access the header 40
DD 1st byte value
DD 2nd byte value
DD 3rd byte value
DD 4th byte value
DD (nth + 3) byte value
All registers can be read back when setting the R/W bit in the byte for the command/
register address. The ISAC-SX TE responds by sending its IOM-2 specific address byte
(A1
3.7.3.5
To prevent lock-up situations in a MONITOR transmission a time-out procedure can be
enabled by setting the time-out bit (TOUT) in the MONITOR configuration register
(MCONF). An internal timer is always started when the transmitter must wait for the reply
of the addressed device. After 5 ms without reply the timer expires and the transmission
will be aborted with a EOM (End of Message) command by setting the MX bit to ’1’ for
two consecutive IOM-2 frames.
Data Sheet
h
) followed by the requested data.
Monitor Time-Out Procedure
Chapter
3.2.1.1. For write access the header 43
R/W
H
/44
1
H
.
0
1
97
Header Byte
Register Address
0
Data 1
Data n
Description of Functional Blocks
0
H
/47
0
H
can be used and for
0
PSB 3186
PSF 3186
1
2000-08-23

Related parts for PSB3186FV1.4