ATA6602-PLQW ATMEL [ATMEL Corporation], ATA6602-PLQW Datasheet - Page 230

no-image

ATA6602-PLQW

Manufacturer Part Number
ATA6602-PLQW
Description
Microcontroller with LIN Transceiver, 5V Regulator and Watchdog
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA6602-PLQW
Manufacturer:
ATMEL
Quantity:
1 727
Part Number:
ATA6602-PLQW
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
4.19.3.4
4.19.3.5
Figure 4-82. Typical Data Transmission
230
SDA
SCL
ATA6602/ATA6603
START
Data Packet Format
Combining Address and Data Packets into a Transmission
Addr MSB
1
All data packets transmitted on the TWI bus are nine bits long, consisting of one data byte and
an acknowledge bit. During a data transfer, the Master generates the clock and the START and
STOP conditions, while the Receiver is responsible for acknowledging the reception. An
Acknowledge (ACK) is signalled by the Receiver pulling the SDA line low during the ninth SCL
cycle. If the Receiver leaves the SDA line high, a NACK is signalled. When the Receiver has
received the last byte, or for some reason cannot receive any more bytes, it should inform the
Transmitter by sending a NACK after the final byte. The MSB of the data byte is transmitted first.
Figure 4-81. Data Packet Format
A transmission basically consists of a START condition, a SLA+R/W, one or more data packets
and a STOP condition. An empty message, consisting of a START followed by a STOP condi-
tion, is illegal. Note that the Wired-ANDing of the SCL line can be used to implement
handshaking between the Master and the Slave. The Slave can extend the SCL low period by
pulling the SCL line low. This is useful if the clock speed set up by the Master is too fast for the
Slave, or the Slave needs extra time for processing between the data transmissions. The Slave
extending the SCL low period will not affect the SCL high period, which is determined by the
Master. As a consequence, the Slave can reduce the TWI data transfer speed by prolonging the
SCL duty cycle.
Figure 4-82
between the SLA+R/W and the STOP condition, depending on the software protocol imple-
mented by the application software.
2
SLA+R/W
Transmitter
Aggregate
SDA from
SDA from
SCL from
Receiver
Master
SDA
Addr LSB
shows a typical data transmission. Note that several data bytes can be transmitted
SLA+R/W
7
R/W
8
ACK
9
Data MSB
1
2
Data MSB
1
Data Byte
2
7
Data Byte
Data LSB
8
7
ACK
9
Data LSB
8
ACK
9
STOP, REPEATED
START or Next
Data Byte
4921C–AUTO–01/07
STOP

Related parts for ATA6602-PLQW