M30833FJFP#U5 Renesas Electronics America, M30833FJFP#U5 Datasheet - Page 500

IC M32C/83 MCU FLASH 100QFP

M30833FJFP#U5

Manufacturer Part Number
M30833FJFP#U5
Description
IC M32C/83 MCU FLASH 100QFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheets

Specifications of M30833FJFP#U5

Core Processor
M32C/80
Core Size
16/32-Bit
Speed
32MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
31K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-QFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30833FJFP#U5M30833FJFP#U3
Manufacturer:
VISHAY
Quantity:
4 300
Company:
Part Number:
M30833FJFP#U5M30833FJFP#U3
Manufacturer:
Renesas Electronics America
Quantity:
135
Company:
Part Number:
M30833FJFP#U5M30833FJFP#U3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30833FJFP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R
R
M
27.10 Serial I/O
e
E
3
. v
J
2
0
27.10.1 Clock Synchronous Serial I/O Mode
C
1
9
3 .
B
8 /
0
1
27.10.1.1 Transmission / Reception
27.10.1.2 Transmission
27.10.1.3 Reception
3
0
When the RTS function is used while an external clock is selected, the output level of the RTSi pin is
held low ("L") indicating that the microcomputer is ready for reception. The transmitting microcomputer
is notified that reception is possible. The output level of the RTSi pin becomes high ("H") when recep-
tion begins. Therefore, connecting the RTSi pin to the CTSi pin of the transmitting microcomputer
synchronizes transmission and reception. The RTS function is disabled if an internal clock is selected.
The RTS
NMI pin while the INV02 to INV01 bits in the INVC0 register are set to "11
phase output by low-level signal ("L") applied to NMI pin).
When an external clock is selected while the CKPOL bit in the UiC0 register is set to "0" (data is
transmitted on the falling edge of the transfer clock and received on the rising edge) and the external
clock is held high ("H") or when the CKPOL bit is set to "1" (data is transmitted on the rising edge of the
transfer clock and received on the falling edge) and the external clock is held low ("L"), meet the
following conditions:
• Set the TE bit in the UiC1 register to "1" (transmit enabled)
• Set the TI bit in the UiC1 register to "0" (data in the UiBT register)
• Apply "L" signal to the CTSi pin if the CTS function is selected
Activating the transmitter in clock synchronous serial I/O mode generates the shift clock. Therefore,
set for transmission even if the microcomputer is used for reception only. Dummy data is output from
the TxDi pin while receiving.
If an internal clock is selected, the shift clock is generated when the TE bit in the UiC1(i=0 to 2)
registers is set to "1" (receive enable) and dummy data is set in the UiTB register. If an external clock
is selected, the shift clock is generated when the external clock is input into CLKi pin while the TE bit
is set to "1" (receive enable) and dummy data is set in the UiTB register.
When receiving data consecutively while the RE bit in the UiC1(i=0 to 2) register is set to "1" (data in
the UiRB register) and the next data is received by the UARTi reception register, an overrun error
occurs and the OER bit in the UiRB register becomes "1" (overrun error). In this case, the UiRB
register is indeterminate. When overrun error occurs, program both reception and transmission regis-
ters to retransmit earlier data. The IR bit in the SiRIC does not change when an overrun error occurs.
When receiving data consecutively, feed dummy data to the low-order byte in the UiTB register every
time a reception is made.
When an external clock is selected while the CKPOL bit in the UiC0 register is set to "0" (data is
transmitted on the falling edge of the transfer clock and received on the rising edge) and the external
clock is held high ("H") or when the CKPOL bit is set to "1" (data is transmitted on the rising edge of the
transfer clock and received on the falling edge) and the external clock is held low ("L"), meet the
following conditions:
3
______
J
G
4
• Set the RE bit in the UiC1 register to "1" (receive enabled)
• Set the TE bit in the UiC1 register to "1" (transmit enabled)
• Set the TI bit in the UiC1 register to "0" (data in the UiTB register)
a
o r
0 -
n
3 .
1
u
_______
, 1
3
p
1
(
2
M
0
2
0
3
_______
pin and CLK
6
2
C
Page 475
8 /
, 3
M
3
2
2
C
f o
________
pin are placed in high-impedance states when an "L" signal is applied to the
8 /
4
3
8
) T
8
________
________
_______
_______
________
________
2
" (forced cutoff of the three-
27. Precautions (Serial I/O)
________

Related parts for M30833FJFP#U5