DF36034GFPJ Renesas Electronics America, DF36034GFPJ Datasheet - Page 197

MCU 3/5V 32K J-TEMP POR&LVD 64-L

DF36034GFPJ

Manufacturer Part Number
DF36034GFPJ
Description
MCU 3/5V 32K J-TEMP POR&LVD 64-L
Manufacturer
Renesas Electronics America
Series
H8® H8/300H Tinyr
Datasheet

Specifications of DF36034GFPJ

Core Processor
H8/300H
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, SCI, SSU
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
45
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F36034GFPJ
HD64F36034GFPJ
The timer Z has a 16-bit timer with two channels. Figures 12.1, 12.2, and 12.3 show the block
diagrams of entire timer Z, its channel 0, and its channel 1, respectively. For details on the timer Z
functions, refer to table 12.1.
12.1
Capability to process up to eight inputs/outputs
Eight general registers (GE): four registers for each channel
Selection of five counter clock sources: four internal clocks ( , /2, /4, and /8) and an
external clock
Seven selectable operating modes
High-speed access by the internal 16-bit bus
Any initial timer output value can be set
Output of the timer is disabled by external trigger
Independently assignable output compare or input capture functions
Output compare function
Selection of 0 output, 1 output, or toggle output
Input capture function
Rising edge, falling edge, or both edges
Synchronous operation
Timer counters_0 and _1 (TCNT_0 and TCNT_1) can be written simultaneously.
Simultaneous clearing by compare match or input capture is possible.
PWM mode
Up to six-phase PWM output can be provided with desired duty ratio.
Reset synchronous PWM mode
Three-phase PWM output for normal and counter phases
Complementary PWM mode
Three-phase PWM output for non-overlapped normal and counter phases
The A/D conversion start trigger can be set for PWM cycles.
Buffer operation
The input capture register can be consisted of double buffers.
The output compare register can automatically be modified.
16-bit TCNT and GR registers can be accessed in high speed by a 16-bit bus interface
Features
Section 12 Timer Z
Rev. 4.00 Mar. 15, 2006 Page 163 of 556
Section 12 Timer Z
REJ09B0026-0400

Related parts for DF36034GFPJ