UPD78F9221CS-CAC-A Renesas Electronics America, UPD78F9221CS-CAC-A Datasheet - Page 248

no-image

UPD78F9221CS-CAC-A

Manufacturer Part Number
UPD78F9221CS-CAC-A
Description
MCU 8BIT 2KB FLASH 20PIN
Manufacturer
Renesas Electronics America
Series
78K0S/Kx1+r
Datasheet

Specifications of UPD78F9221CS-CAC-A

Core Processor
78K0S
Core Size
8-Bit
Speed
10MHz
Connectivity
LIN, UART/USART
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
15
Program Memory Size
2KB (2K x 8)
Program Memory Type
FLASH
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
246
High-speed internal oscillation clock or
Notes 1.
Caution The watchdog timer is also reset in the case of an internal reset of the watchdog timer.
Remark When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is
Notes 1.
Caution The watchdog timer is also reset in the case of an internal reset of the watchdog timer.
Remarks 1. f
Internal reset signal
Watchdog overflow
2.
2.
oscillation clock
Crystal/ceramic
(except P130)
effected, the output signal of P130 can be dummy-output as the reset signal to the CPU.
2. When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is
The operation stop time is 277 s (MIN.), 544 s (TYP.), and 1.075 ms (MAX.).
Set high level output using software.
The operation stop time is 276 s (MIN.), 544 s (TYP.), and 1.074 ms (MAX.).
Set high level output using software.
CPU clock
Internal reset signal
external clock input
Watchdog overflow
effected, the output signal of P130 can be dummy-output as the reset signal to the CPU.
X
Port pin
Port pin
: System clock oscillation frequency
(P130)
(except P130)
<1> With high-speed internal oscillation clock or external clock input
CPU clock
Port pin
Port pin
(P130)
Figure 14-3. Timing of Reset by Overflow of Watchdog Timer
Normal operation
in progress
Normal operation
<2> With crystal/ceramic oscillation clock
in progress
CHAPTER 14 RESET FUNCTION
User’s Manual U16898EJ6V0UD
(oscillation stops)
Reset period
(oscillation stops)
Reset period
Oscillation stabilization
time (2
Operation stops because option
byte is referenced
10
/f
X
to 2
Hi-Z
17
/f
X
)
Operation stops because option
byte is referenced
Normal operation (reset processing, CPU clock)
Hi-Z
Normal operation
(reset processing, CPU clock)
Note 1
.
Note 1
.
Note 2
Note 2

Related parts for UPD78F9221CS-CAC-A