HD6473837H Renesas Electronics America, HD6473837H Datasheet - Page 263

IC H8 MCU OTP 60K 100QFP

HD6473837H

Manufacturer Part Number
HD6473837H
Description
IC H8 MCU OTP 60K 100QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Lr
Datasheet

Specifications of HD6473837H

Core Processor
H8/300L
Core Size
8-Bit
Speed
5MHz
Connectivity
SCI
Peripherals
LCD, PWM
Number Of I /o
84
Program Memory Size
60KB (60K x 8)
Program Memory Type
OTP
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 12x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6473837H
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD6473837H
Manufacturer:
ML
Quantity:
5 510
Part Number:
HD6473837H
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD6473837HV
Manufacturer:
ISC
Quantity:
4 500
Part Number:
HD6473837HV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6473837HV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
While receiving or while waiting for CS input, the CPU cannot read or write the data buffer. If a
read instruction is executed, H'FF will be read; if a write instruction is executed the buffer contents
will not change. In either case the wait flag (bit WT) in SCSR2 will be set.
If bit CS = 1 in PMR3 and a high-level signal is detected at pin CS during receiving, the receive
operation will immediately be aborted, setting the abort flag (bit ABT) to 1. At the same time bit
IRRS2 in interrupt request register 2 (IRR2) will be set to 1, and bit STF will be cleared to 0. Pins
SCK
set to 1. It must be cleared before resuming the transfer.
Simultaneous Transmit/Receive: A simultaneous transmit/receive operation is carried out as
follows.
If an internal clock is used, a serial clock is output from pin SCK
the transfer is completed, the serial clock is not output until bit STF is set again. During this time,
pin SO
When an external clock is used, data is transferred in synchronization with the serial clock input at
pin SCK
input; no transfer operation takes place and the SCSR2 overrun error flag (bit ORER) is set to 1.
Pin SO
when both pin CS is high and bit CS = 1 in PMR3.
While data transfer is stopped, the output value of pin SO
SCSR2.
246
Set bits SO2, SI2, and SCK2 in PMR3 to 1, designating use of the SO
functions. If necessary, set bit POF2 in port mode register 2 (PMR2) for NMOS open-drain
output at pin SO
functions.
Select the transfer clock and, in the case of internal clock operation, the data gap in SCR2.
Write transmit data in the serial data buffer. In simultaneous transmit/receive, received data
replaces transmitted data at the same buffer addresses.
Set the transfer start address in the lower 5 bits of STAR, and the transfer end address in the
lower 5 bits of EDAR.
Set the start/busy flag (bit STF) to 1. If bit CS = 0 in PMR3, the transfer starts as soon as STF
is set. If CS = 1 in PMR3, transfer operations start when CS goes low.
After data transfer is completed, bit IRRS2 in interrupt request register 2 (IRR2) is set to 1, and
bit STF is cleared to 0.
Read the received data from the serial data buffer.
2
and SO
2
2
continues to output the value of the last bit transmitted.
continues to output the value of the last transmitted bit. Overrun errors are not detected
2
. After the transfer is completed, an overrun occurs if the serial clock continues to be
2
will go to the high-impedance state. Data transfer is not possible while bit ABT is
2
, and set bits CS and STRB to designate use of the CS and STRB pin
2
can be changed by rewriting bit SOL in
2
when the transfer begins. After
2
, SI
2
, and SCK
2
pin

Related parts for HD6473837H