PAC-POWR607-EV Lattice, PAC-POWR607-EV Datasheet - Page 15

MCU, MPU & DSP Development Tools ispPAC POWR607 EVAL BRD

PAC-POWR607-EV

Manufacturer Part Number
PAC-POWR607-EV
Description
MCU, MPU & DSP Development Tools ispPAC POWR607 EVAL BRD
Manufacturer
Lattice
Series
ispPAC®r
Datasheets

Specifications of PAC-POWR607-EV

Processor To Be Evaluated
ispPAC-POWR607
Interface Type
JTAG
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.96 V
Core Architecture
CPLD
Main Purpose
Power Management, Power Supply Supervisor/Tracker/Sequencer
Embedded
Yes, Other
Utilized Ic / Part
ispPAC-POWR607
Primary Attributes
-
Secondary Attributes
4.5 ~ 9 V Supply
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lattice Semiconductor
Figure 4-11. ispPAC-POWR607 Macrocell Block Diagram
Clock and Timer Functions
Figure 4-12 shows a block diagram of the ispPAC-POWR607’s internal clock and timer systems. The master clock
operates at a fixed frequency of 8MHz, from which a fixed 250kHz PLD clock is derived.
Figure 4-12. Clock and Timer System
The internal oscillator runs at a fixed frequency of 8 MHz. This signal is used as a source for the PLD and timer
clocks. It is also used for clocking the comparator outputs and clocking the digital filters in the voltage monitor cir-
cuits.
A divide-by-32 prescaler divides the internal 8MHz oscillator down to 250kHz for the PLD clock and for the pro-
grammable timers. Each of the four timers provides independent timeout intervals ranging from 32µs to 1.96 sec-
onds in 128 steps.
PT4
PT3
PT2
PT1
PT0
Clock
Polarity
Block Init Product Term
Oscillator
Internal
8MHz
Global Polarity Fuse for
Init Product Term
Product Term Allocation
32
Power On Reset
4-15
Timer 0
Timer 1
Timer 2
Timer 3
Macrocell flip-flop provides
D, T, or combinatorial
ispPAC-POWR607 Data Sheet
output with polarity
PLD Clock
D/T
To/From
R
CLK
PLD
P
Q
To PLD Output

Related parts for PAC-POWR607-EV