TXC-03305AIPQ Transwitch Corporation, TXC-03305AIPQ Datasheet - Page 7

no-image

TXC-03305AIPQ

Manufacturer Part Number
TXC-03305AIPQ
Description
Manufacturer
Transwitch Corporation
Datasheet

Specifications of TXC-03305AIPQ

Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TXC-03305AIPQ
Quantity:
7
Part Number:
TXC-03305AIPQ
Quantity:
23
Notes:
Of the eight remaining C-bits, C1 is used as an identification channel; C3 is defined as a Far End Alarm and
Control (FEAC) bit and is controlled via the memory map; C7, C8, and C9 are used for C-bit parity; and the
remaining three bits, C10, C11, and C12, are used to transmit a FEBE indication. A FEBE is automatically
transmitted if a C-bit parity error or framing error is received.
Fixed DS2 to DS3 stuffing is used for M23 multiplexing at a rate of seven stuffs for every 18 DS3 stuff opportu-
nities. This yields a DS2 frequency of +2.6 ppm above the desired frequency of 6.312 Mbit/s. After adding this
to the tolerance of the DS3 clock signal, 20 ppm, the frequency is still within the 32 ppm allowed for a DS2
signal.
Under software control, the M13X can generate DS3 idle and AIS signals, and loop back the transmitted DS3
signal to the receiver for test purposes. Other functions provided by the M13X include: DS1 loopback capability,
and transmit clock failure protection. The microprocessor interface is selectable via two external hardware
straps. Interface options are: Multiplexed, Intel compatible, or Motorola compatible. An interrupt request lead
with programmable polarity is provided and can be used when the M13X lead is tied low.
*
**
*** These bits are always provided at the receive C-bit interface in the C-bit mode.
C1
C4*
C7
C10
C13***
C16*
C19*
These bits are always provided at the C-bit interface in the C-bit mode.
This bit is always provided at the receive C-bit interface in the C-bit mode. This bit is optionally
processed at the transmit C-bit interface.
In the transmit direction these bits can optionally be supplied via the integrated PMDL controller.
C2*
C5*
C8
C11
C14***
C17*
C20*
C3**
C6*
C9
C12
C15***
C18*
C21*
Figure 2. C-Bit Assignments
DATA SHEET
- 7 -
C1 = C-bit parity mode
C2 = Reserved
C3 = Far End Alarm and Control (FEAC)
Not defined, set to 1
C-bit Parity bits
Far End Block Error (FEBE)
Maintenance data link (28 kbit/s)
Not defined, set to 1
Not defined, set to 1
Ed. 4, September 2000
TXC-03305
TXC-03305-MB
M13X

Related parts for TXC-03305AIPQ