EP3C55F484C8N Altera, EP3C55F484C8N Datasheet - Page 49

IC CYCLONE III FPGA 55K 484FBGA

EP3C55F484C8N

Manufacturer Part Number
EP3C55F484C8N
Description
IC CYCLONE III FPGA 55K 484FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C55F484C8N

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2396160
Number Of I /o
327
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
55856
# I/os (max)
327
Frequency (max)
402MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
55856
Ram Bits
2396160
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
No. Of Logic Blocks
3491
Family Type
Cyclone III
No. Of I/o's
327
I/o Supply Voltage
3.3V
Operating Frequency Max
402MHz
Operating Temperature Range
0°C To +85°C
Rohs Compliant
Yes
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2510

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3C55F484C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
20
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
0
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
80
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C55F484C8N
0
Company:
Part Number:
EP3C55F484C8N
Quantity:
600
Part Number:
EP3C55F484C8NGC
Manufacturer:
ALTERA
0
Chapter 3: Memory Blocks in the Cyclone III Device Family
Memory Modes
Figure 3–12. Cyclone III Device Family True Dual-Port Timing Waveforms
Shift Register Mode
© December 2009
q_a (asynch)
q_b (asynch)
address_a
address_b
data_a
rden_a
wren_a
wren_b
rden_b
clk_a
clk_b
Altera Corporation
din-1
an-1
doutn-1
Figure 3–12
and read operation at port B. Registering the outputs of the RAM simply delays the q
outputs by one clock cycle.
Cyclone III device family M9K memory blocks can implement shift registers for
digital signal processing (DSP) applications, such as finite impulse response (FIR)
filters, pseudo-random number generators, multi-channel filtering, and
auto-correlation and cross-correlation functions. These and other DSP applications
require local data storage, traditionally implemented with standard flipflops that
quickly exhaust many logic cells for large shift registers. A more efficient alternative is
to use embedded memory as a shift register block, which saves logic cell and routing
resources.
The size of a (w × m × n) shift register is determined by the input data width (w), the
length of the taps (m), and the number of taps (n), and must be less than or equal to
the maximum number of memory bits, which is 9,216 bits. In addition, the size of
(w × n) must be less than or equal to the maximum width of the block, which is 36 bits.
If you need a larger shift register, you can cascade the M9K memory blocks.
bn
din-1
din
an
shows true dual-port timing waveforms for the write operation at port A
doutn
din
b0
a0
dout0
a1
dout0
dout1
b1
a2
dout2
a3
dout3
dout1
b2
din4
a4
Cyclone III Device Handbook, Volume 1
din4
din5
a5
dout2
din5
b3
din6
a6
3–13

Related parts for EP3C55F484C8N