VSC8601XKN Vitesse Semiconductor Corp, VSC8601XKN Datasheet - Page 31

IC PHY 10/100/1000 64-EP-LQFP

VSC8601XKN

Manufacturer Part Number
VSC8601XKN
Description
IC PHY 10/100/1000 64-EP-LQFP
Manufacturer
Vitesse Semiconductor Corp
Type
PHY Transceiverr
Datasheets

Specifications of VSC8601XKN

Number Of Drivers/receivers
1/1
Protocol
Gigabit Ethernet
Voltage - Supply
2.5V, 3.3V
Mounting Type
Surface Mount
Package / Case
64-LQFP Exposed Pad, 64-eLQFP, 64-HLQFP
Case
TQFP
Dc
06+
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
907-1028

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
VSC8601XKN
Manufacturer:
KYOCERA/AVX
Quantity:
20 000
Part Number:
VSC8601XKN
Manufacturer:
VITESSE
Quantity:
1 235
Part Number:
VSC8601XKN
Manufacturer:
Vitesse Semiconductor Corporation
Quantity:
10 000
Part Number:
VSC8601XKN
Manufacturer:
VITESSE
Quantity:
20 000
Company:
Part Number:
VSC8601XKN
Quantity:
28 588
3.13.2
3.13.3
Revision 4.1
September 2009
the EPG is enabled. If it is necessary to disable the MAC receive pins as well, set
register bit 0.10 to 1.
When the device register bit 29E.14 is set to 1, the PHY begins transmitting Ethernet
packets based on the settings in registers 29E and 30E. These registers set:
If register bit 29E.13 is set to 0, register bit 29E.14 is cleared automatically after
30,000,000 packets are transmitted.
CRC Counters
Two separate cyclical redundancy checking (CRC) counters are available in the
VSC8601 device. There is a 14-bit CRC good counter available in register bits 18E.13:0
and a separate 8-bit CRC error counter available in register bits 23E.7:0.
The device CRC counters operate in 10/100/1000BASE-T testing as follows:
Far-end Loopback
The far-end loopback testing feature is enabled by setting register bit 27E.10 to 1.
When enabled, it forces incoming data from a link partner on the current media
interface to be retransmitted back to the link partner on the media interface as shown
in the following illustration. In addition, the incoming data also appears on the receive
data pins of the MAC interface. Data present on the transmit data pins of the MAC
interface is ignored when using this testing feature.
Source and destination addresses for each packet
Packet size
Inter-packet gap
FCS state
Transmit duration
Payload pattern
After receiving a packet on the media interface, register bit 18E.15 is set and
cleared after being read. The packet then is counted by either the CRC good
counter or the CRC error counter. Both CRC counters are also automatically cleared
when read.
The CRC good counter’s highest value is 9,999 packets. Upon receiving the next
packet, the counter clears and continues to count additional packets beyond that
value. The CRC error counter saturates when it reaches its maximum counter limit
of 255 packets.
Functional Descriptions
VSC8601 Datasheet
Page 31

Related parts for VSC8601XKN