AT32UC3C1128C Atmel Corporation, AT32UC3C1128C Datasheet - Page 872

no-image

AT32UC3C1128C

Manufacturer Part Number
AT32UC3C1128C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C1128C

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
81
Ext Interrupts
100
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
36
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
19
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C1128C-AUR
Manufacturer:
ATMEL
Quantity:
870
Part Number:
AT32UC3C1128C-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C1128C-AUT
Manufacturer:
Atmel
Quantity:
10 000
32.5
32.5.1
32.5.2
32.5.3
32.5.4
32117C–AVR-08/11
Product Dependencies
I/O Lines
Power Management
Clocks
Interrupts
In order to use this module, other parts of the system must be configured correctly, as described
below.
The USBC pins may be multiplexed with the I/O Controller lines. The user must first configure
the I/O Controller to assign the desired USBC pins to their peripheral functions.
If the USB_ID pin is used the user must also enable its internal pull-up resistor.
If the CPU enters a sleep mode that disables clocks used by the USBC, the USBC will stop func-
tioning and resume operation after the system wakes up from sleep mode.
The USBC has two bus clocks connected: One High Speed Bus clock (CLK_USBC_HSB) and
one Peripheral Bus clock (CLK_USBC_PB). These clocks are generated by the Power Man-
ager. Both clocks are enabled at reset, and can be disabled by the Power Manager. It is
recommended to disable the USBC before disabling the clocks, to avoid freezing the USBC in
an undefined state.
The 48MHz USB clock is generated by a dedicated generic clock from the SCIF module. Before
using the USB, the user must ensure that the USB generic clock (GCLK_USBC) is enabled at
48MHz in the SCIF module.
The USBC interrupt request line is connected to the interrupt controller. Using the USBC inter-
rupt requires the interrupt controller to be programmed first.
The USBC asynchronous interrupts can wake the CPU from any sleep mode:
• The ID Transition Interrupt (IDTI)
• The VBUS Transition Interrupt (VBUSTI) if the bandgap voltage reference is ON (Refer to the
• The Wakeup Interrupt (WAKEUP)
• The Host Wakeup Interrupt (HWUPI)
Power Manager chapter)
AT32UC3C
872

Related parts for AT32UC3C1128C