UPD98405 NEC, UPD98405 Datasheet - Page 15

no-image

UPD98405

Manufacturer Part Number
UPD98405
Description
155M ATM INTEGRATED SAR CONTROLLER
Manufacturer
NEC
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD98405GL
Manufacturer:
POWER-ONE
Quantity:
1 135
Part Number:
UPD98405S1-6C
Manufacturer:
IDT
Quantity:
358
Part Number:
UPD98405S1-6C-A
Manufacturer:
RENESAS
Quantity:
735
Part Number:
UPD98405S1-6C-A
Manufacturer:
NEC
Quantity:
1 000
Part Number:
UPD98405S1-6C-A
Manufacturer:
NEC
Quantity:
20 000
1.2.2 PCI bus interface signal (PCI_MODE pin: high level)
addition, the PD98405 also has a serial EEPROM interface and an expansion ROM interface.
<1> PCI bus interface signals
AD31-AD0
PCBE3_B
PCBE2_B
PCBE1_B
PCBE0_B
PAR
FRAME_B
TRDY_B
IRDY_B
Pin Name
The PD98405 has a 32-/64-bit PCI bus interface. This bus interface can be directly connected to a PCI bus. In
45, 47, 48,
3, 6, 9-12,
295-297,
300-303,
Pin No.
15-17,
34-36,
39-42,
51-54,
57-58
18
33
46
30
21
23
22
4
Sustained
Sustained
Sustained
3-state
3-state
3-state
3-state
3-state
3-state
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O Level
Data Sheet S12689EJ2V0DS00
PCI
PCI
PCI
PCI
PCI
PCI
Address/data.
AD31 through AD0 constitute a 32-bit multiplexed address/data
bus. When the PD98405 operates as a bus master, it drives
an address at the first clock and transfers data at the second
clock and onward.
Bus command/byte enable.
These signals define a “bus command” (bus transaction that
occurs) in the address phase. In the data phase, they indicate
which byte lane holds valid data. The PCBE3_B pin
corresponds to byte 3 (bits 31 through 24), and PCBE0_B pin
corresponds to byte 0 (bits 7 through 0).
Parity.
This signal indicates an even parity on the AD31 through AD0
and PCBE3_B through PCBE0_B pins, including the PAR
signal. When the PD98405 is operating as a master, the PAR
signal becomes active in the address and write data phases.
When the PD98405 is operating as a target, this signal
becomes active in the read data phase.
Frame.
This signal indicates the start and period of a bus transaction.
When this signal is asserted active, it indicates the start of a bus
transaction. While it is active, data is transferred. It is
deasserted inactive when the next data transfer phase will
transfer last data of the transaction.
Target ready.
This signal goes low when the target device is ready to
complete the transaction of the current data. This signal is used
in combination with IRDY_B, and read/write data transfer is
executed when both IRDY_B and TRDY_B signals are low.
Initiator ready.
This signal goes low when the initiator is ready to complete the
transaction of the current data. This signal is used in
combination with TRDY_B, and read/write data transfer is
executed when both IRDY_B and TRDY_B are low.
If FRAME_B and IRDY_B are both inactive, the bus cycle is not
executed. A wait cycle is inserted until both IRDY_B and
TRDY_B are asserted active.
Function
PD98405
(1/2)
15

Related parts for UPD98405