dac1628d1g25 NXP Semiconductors, dac1628d1g25 Datasheet - Page 92

no-image

dac1628d1g25

Manufacturer Part Number
dac1628d1g25
Description
Dual 16-bit Dac Jesd204b Interface Up To 1.25 Gsps; X2, X4 And X8 Interpolating
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
Table 112. Lane 1/lane 0 sample LSB/MSB registers (address 0Eh to 0Fh) bit description
Default settings are shown highlighted.
Table 113. Lane 1 configuration registers (address 10h to 1Dh) bit description
Default settings are shown highlighted.
DAC1628D1G25
Objective data sheet
Address
0Eh
0Fh
Address
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
Register
LN10_SAMPLE_LSB
LN10_SAMPLE[15:8]
Register
LN1_CFG_0
LN1_CFG_1
LN1_CFG_2
LN1_CFG_3
LN1_CFG_4
LN1_CFG_5
LN1_CFG_6
LN1_CFG_7
LN1_CFG_8
LN1_CFG_9
Bit
7 to 0
7 to 4
3 to 0
6
5
4 to 0
7
4 to 0
7 to 0
4 to 0
7 to 0
7 to 6
4 to 0
7 to 5
4 to 0
7 to 5
4 to 0
Bit
7 to 0
7 to 0
Symbol
LN1_DID[7:0]
LN1_ADJCNT[3:0]
LN1_BID[3:0]
LN1_ADJDIR
LN1_PHADJ
LN1_LID[4:0]
LN1_SCR
LN1_L[4:0]
LN1_F[7:0]
LN1_K[4:0]
LN1_M[7:0]
LN1_CS[1:0]
LN1_N[4:0]
LN1_SUBCLASSV[2:0]
LN1_N’[4:0]
LN1_JESDV
LN1_S[4:0]
All information provided in this document is subject to legal disclaimers.
Symbol
LN10_SAMPLE[7:0]
LN10_SAMPLE[15:8] R
Rev. 1.1 — 10 October 2011
Dual 16-bit DAC: JESD204B interface; up to 1.25 Gsps
Access Value
R
Access Value
R
R
R
R
R
R
R
R
R
R
R
R
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
00
01
10
-
-
000
001
-
DAC1628D1G25
Description
internal DLP data on lane 0 or
lane 1 depending on the value of
LN10_SELECT (bit 1E; LSB)
The data are strobed by
DLP_STROBE (see
1D).
internal DLP data on lane 0 or
lane 1 depending on the value of
LN10_SELECT (bit 1E; MSB)
The data are strobed by
DLP_STROBE (see
1D).
Description
lane 1 device ID
lane 1 adjustable counter
lane 1 bank ID
lane 1 adjustable direction
lane 1 adjustable phase
lane 1 lane ID
scrambling on
number of lanes minus 1
number of octets per frame
minus 1
number of frames per
multi-frame minus 1
number of converters per
device minus 1
number of control bits
converter resolution minus 1
lane 1 JSED204B subclass
version
number of bits per sample
minus 1
Lane 1 JESD204 version
number of samples per
converter per frame cycle
minus 1
subclass 0
subclass 1
subclass 2
version A
version B
© NXP B.V. 2011. All rights reserved.
Table
Table
89, bit
89, bit
92 of 133

Related parts for dac1628d1g25