ppc8572elpxavnd Freescale Semiconductor, Inc, ppc8572elpxavnd Datasheet - Page 127

no-image

ppc8572elpxavnd

Manufacturer Part Number
ppc8572elpxavnd
Description
Mpc8572e Powerquicc Iii Integrated Communications Processors
Manufacturer
Freescale Semiconductor, Inc
Datasheet
of the device. These decoupling capacitors should receive their power from separate V
OV
inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others
may surround the part.
These capacitors should have a value of 0.01 or 0.1 µF. Only ceramic SMT (surface mount technology)
capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.
Additionally, it is recommended that there be several bulk storage capacitors distributed around the PCB,
feeding the V
smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating
to ensure the quick response time necessary. They should also be connected to the power and ground
planes through two vias to minimize inductance. Suggested bulk capacitors—100–330 µF (AVX TPS
tantalum or Sanyo OSCON).
21.4
The SerDes1 and SerDes2 blocks require a clean, tightly regulated source of power (SV
XV
appropriate decoupling scheme is outlined below.
Only surface mount technology (SMT) capacitors should be used to minimize inductance. Connections
from all capacitors to power and ground should be done with multiple vias to further reduce inductance.
21.5
To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal
level. All unused active low inputs should be tied to V
required. All unused active high inputs should be connected to GND. All NC (no-connect) signals must
remain unconnected. Power and ground connections must be made to all external V
OV
21.6
The MPC8572E requires weak pull-up resistors (2–10 kΩ is recommended) on open drain type pins
including I
Freescale Semiconductor
DD
DD
DD
, GV
_SRDSn) to ensure low jitter on transmit and reliable recovery of data in the receiver. An
, GV
First, the board should have at least 10 x 10-nF SMT ceramic chip capacitors as close as possible
to the supply balls of the device. Where the board has blind vias, these capacitors should be placed
directly below the chip supply and ground connections. Where the board does not have blind vias,
these capacitors should be placed in a ring around the device as close to the supply and ground
connections as possible.
Second, there should be a 1-µF ceramic chip capacitor from each SerDes supply (SV
and XV
all SerDes supplies.
Third, between the device and any SerDes voltage regulator there should be a 10-µF, low
equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100-µF, low ESR SMT
tantalum chip capacitor. This should be done for all SerDes supplies.
Connection Recommendations
SerDes Block Power Supply Decoupling Recommendations
Pull-Up and Pull-Down Resistor Requirements
2
DD
DD
C pins and MPIC interrupt pins.
DD
, and LV
, and LV
DD
, TV
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 4
_SRDSn) to the board ground plane on each side of the device. This should be done for
DD
DD
DD
, BV
, and GND power planes in the PCB, utilizing short traces to minimize
, and GND pins of the device.
DD
, OV
DD
, GV
DD
, and LV
DD,
DD
TV
planes, to enable quick recharging of the
DD
, BV
DD
, OV
DD
, GV
System Design Information
DD,
DD
DD,
, and LV
TV
DD
TV
DD
_SRDSn and
DD
DD
, BV
_SRDSn
DD
, BV
DD
, as
,
DD
127
,

Related parts for ppc8572elpxavnd