MC68HC908GR8CD Freescale Semiconductor, MC68HC908GR8CD Datasheet - Page 76

no-image

MC68HC908GR8CD

Manufacturer Part Number
MC68HC908GR8CD
Description
8-bit Microcontrollers - MCU 8 Bit 8MHz
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC908GR8CD

Product Category
8-bit Microcontrollers - MCU
Rohs
yes
Core
HC08
Data Bus Width
8 bit
Maximum Clock Frequency
8 MHz
Program Memory Size
64 KB
Data Ram Size
384 B
Operating Supply Voltage
3 V to 5 V
Package / Case
SOIC-28
Mounting Style
SMD/SMT
Data Rom Size
64 KB
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
21
Program Memory Type
Flash
Clock Generator Module (CGMC)
7.3.7 Special Programming Exceptions
The programming method described in
exceptions. A value of 0 for R, N, or L is meaningless when used in the equations given. To account for
these exceptions:
(See
7.3.8 Base Clock Selector Circuit
This circuit is used to select either the crystal clock, CGMXCLK, or the VCO clock, CGMVCLK, as the
source of the base clock, CGMOUT. The two input clocks go through a transition control circuit that waits
up to three CGMXCLK cycles and three CGMVCLK cycles to change from one clock source to the other.
During this time, CGMOUT is held in stasis. The output of the transition control circuit is then divided by
two to correct the duty cycle. Therefore, the bus clock frequency, which is one-half of the base clock
frequency, is one-fourth the frequency of the selected clock (CGMXCLK or CGMVCLK).
The BCS bit in the PLL control register (PCTL) selects which clock drives CGMOUT. The VCO clock
cannot be selected as the base clock source if the PLL is not turned on. The PLL cannot be turned off if
the VCO clock is selected. The PLL cannot be turned on or off simultaneously with the selection or
deselection of the VCO clock. The VCO clock also cannot be selected as the base clock source if the
factor L is programmed to a 0. This value would set up a condition inconsistent with the operation of the
PLL, so that the PLL would be disabled and the crystal clock would be forced as the source of the base
clock.
7.3.9 CGMC External Connections
In its typical configuration, the CGMC requires up to nine external components. Five of these are for the
crystal oscillator and two or four are for the PLL.
The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in
Figure 7-2
circuitry. The oscillator configuration uses five components:
The series resistor (R
crystal manufacturer’s data for more information regarding values for C1 and C2.
Figure 7-2
Routing should be done with great care to minimize signal cross talk and noise.
See
76
23.8.1 CGM Component Specifications
7.3.8 Base Clock Selector
A 0 value for R or N is interpreted exactly the same as a value of 1.
A 0 value for L disables the PLL and prevents its selection as the source for the base clock.
Crystal, X
Fixed capacitor, C
Tuning capacitor, C
Feedback resistor, R
Series resistor, R
Bypass capacitor, C
Filter network
shows only the logical representation of the internal components and may not represent actual
also shows the external components for the PLL:
1
S
) is included in the diagram to follow strict Pierce oscillator guidelines. Refer to the
S
1
2
BYP
B
(can also be a fixed capacitor)
MC68HC908GR8 • MC68HC908GR4 Data Sheet, Rev. 7
Circuit.)
7.3.6 Programming the PLL
for capacitor and resistor values.
does not account for three possible
Freescale Semiconductor
Figure
7-2.

Related parts for MC68HC908GR8CD