PIC18F4320-I/PT Microchip Technology, PIC18F4320-I/PT Datasheet - Page 165

IC MCU FLASH 4KX16 A/D 44TQFP

PIC18F4320-I/PT

Manufacturer Part Number
PIC18F4320-I/PT
Description
IC MCU FLASH 4KX16 A/D 44TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F4320-I/PT

Core Size
8-Bit
Program Memory Size
8KB (4K x 16)
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
36
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 13x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-TQFP, 44-VQFP
Controller Family/series
PIC18
No. Of I/o's
36
Eeprom Memory Size
256Byte
Ram Memory Size
512Byte
Cpu Speed
40MHz
No. Of Timers
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT44PT3 - SOCKET TRAN ICE 44MQFP/TQFPAC164305 - MODULE SKT FOR PM3 44TQFP444-1001 - DEMO BOARD FOR PICMICRO MCUAC164020 - MODULE SKT PROMATEII 44TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F4320-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F4320-I/PT
Manufacturer:
MIC
Quantity:
20 000
Part Number:
PIC18F4320-I/PT229
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
17.3.8
In Master mode, module clocks may be operating at a
different speed than when in full-power mode, or in the
case of the power-managed Sleep mode, all clocks are
halted.
In most power-managed modes, a clock is provided
to the peripherals and is derived from the primary
clock source, the secondary clock (Timer1 oscillator
at 32.768 kHz) or the internal oscillator block (one of
eight frequencies between 31 kHz and 8 MHz). See
Section 2.7
Switching” for additional information.
In most cases, the speed that the master clocks SPI
data is not important; however, this should be
evaluated for each system.
If MSSP interrupts are enabled, they can wake the con-
troller from a power-managed mode when the master
completes sending data. If an exit from a power-
managed mode is not desired, MSSP interrupts should
be disabled.
If the Sleep mode is selected, all module clocks are
halted and the transmission/reception will pause until
the device wakes from the power-managed mode.
After the device returns to full-power mode, the module
will resume transmitting and receiving data.
TABLE 17-2:
© 2007 Microchip Technology Inc.
INTCON
PIR1
PIE1
IPR1
TRISC
SSPBUF
SSPCON1
TRISA
SSPSTAT
Legend:
Note 1: The PSPIF, PSPIE and PSPIP bits are reserved on the PIC18F2X20 devices; always maintain these bits clear.
Name
x = unknown, u = unchanged, - = unimplemented, read as ‘0’. Shaded cells are not used by the MSSP in SPI mode.
MASTER IN POWER-MANAGED
MODES
GIE/GIEH
PORTC Data Direction Register
MSSP Receive Buffer/Transmit Register
TRISA7
PSPIF
PSPIE
PSPIP
WCOL
Bit 7
SMP
“Clock
REGISTERS ASSOCIATED WITH SPI OPERATION
(1)
(1)
(1)
(1)
TRISA6
SSPOV
PEIE/
Sources
GIEL
ADIF
ADIE
ADIP
Bit 6
CKE
(1)
PORTA Data Direction Register
TMR0IE
SSPEN
RCIF
RCIE
RCIP
Bit 5
D/A
and
Oscillator
INT0IE
PIC18F2220/2320/4220/4320
Bit 4
TXIF
TXIE
TXIP
CKP
P
SSPM3
SSPIE
SSPIP
SSPIF
RBIE
Bit 3
S
17.3.8.1
In Slave mode, the SPI Transmit/Receive Shift register
operates asynchronously to the device. This allows the
device to be placed in any power-managed mode and
data to be shifted into the SPI Transmit/Receive Shift
register. When all 8 bits have been received, the MSSP
interrupt flag bit will be set and if MSSP interrupts are
enabled, will wake the device from a power-managed
mode.
17.3.9
A Reset disables the MSSP module and terminates the
current transfer.
17.3.10
Table 17-1 shows the compatibility between the
standard SPI modes and the states of the CKP and
CKE control bits.
TABLE 17-1:
There is also an SMP bit which controls when the data
is sampled.
TMR0IF
CCP1IF
CCP1IE
CCP1IP
SSPM2
Standard SPI Mode
Bit 2
R/W
Terminology
0, 0
0, 1
1, 0
1, 1
TMR2IE
TMR2IP
TMR2IF
SSPM1
INT0IF
EFFECTS OF A RESET
BUS MODE COMPATIBILITY
Bit 1
UA
Slave in Power-Managed Modes
SPI BUS MODES
TMR1IF
TMR1IE
TMR1IP
SSPM0
Bit 0
RBIF
BF
CKP
Control Bits State
0000 000x 0000 000u
0000 0000 0000 0000
0000 0000 0000 0000
1111 1111 1111 1111
1111 1111 1111 1111
xxxx xxxx uuuu uuuu
0000 0000 0000 0000
--11 1111 --11 1111
0000 0000 0000 0000
POR, BOR
0
0
1
1
Value on
DS39599G-page 163
Value on
all other
CKE
Resets
1
0
1
0

Related parts for PIC18F4320-I/PT