MFRC53001T/0FE,112 NXP Semiconductors, MFRC53001T/0FE,112 Datasheet - Page 114

IC MIFARE HS READER 32-SOIC

MFRC53001T/0FE,112

Manufacturer Part Number
MFRC53001T/0FE,112
Description
IC MIFARE HS READER 32-SOIC
Manufacturer
NXP Semiconductors
Series
MIFARE®r
Datasheets

Specifications of MFRC53001T/0FE,112

Rf Type
Read Only
Frequency
13.56MHz
Features
ISO14443-A, ISO14443-B, ISO15693
Package / Case
32-SOIC (0.300", 7.50mm Width)
Product
RFID Readers
Operating Temperature Range
- 25 C to + 85 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-2223-5
935269692112
MFRC530
MFRC53T0FED

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MFRC53001T/0FE,112
Manufacturer:
MICROCHIP
Quantity:
12 000
NXP Semiconductors
10
10.1
10.1.1
10.1.2
10.1.3
10.2
10.3
10.4
10.5
10.5.1
10.5.1.1
10.5.1.2
10.5.1.3
10.5.1.4
10.5.1.5
10.5.1.6
10.5.1.7
10.5.1.8
10.5.2
10.5.2.1
10.5.2.2
10.5.2.3
10.5.2.4
10.5.2.5
10.5.2.6
10.5.2.7
10.5.2.8
10.5.3
10.5.3.1
10.5.3.2
10.5.3.3
10.5.3.4
10.5.3.5
10.5.3.6
10.5.3.7
10.5.3.8
10.5.4
10.5.4.1
10.5.4.2
10.5.4.3
10.5.4.4
10.5.4.5
10.5.4.6
10.5.4.7
10.5.4.8
10.5.5
10.5.5.1
10.5.5.2
10.5.5.3
10.5.5.4
10.5.5.5
MFRC530_33
Product data sheet
PUBLIC
MFRC530 registers . . . . . . . . . . . . . . . . . . . . . 39
Page registers . . . . . . . . . . . . . . . . . . . . . . . . 39
Dedicated address bus . . . . . . . . . . . . . . . . . . 39
Multiplexed address bus . . . . . . . . . . . . . . . . . 39
Register overview . . . . . . . . . . . . . . . . . . . . . . 41
MFRC530 register flags overview. . . . . . . . . . 43
Register descriptions . . . . . . . . . . . . . . . . . . . 46
Page 0: Command and status . . . . . . . . . . . . 46
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 46
Command register . . . . . . . . . . . . . . . . . . . . . 46
FIFOData register . . . . . . . . . . . . . . . . . . . . . . 47
PrimaryStatus register . . . . . . . . . . . . . . . . . . 47
FIFOLength register . . . . . . . . . . . . . . . . . . . . 48
InterruptEn register . . . . . . . . . . . . . . . . . . . . . 49
InterruptRq register. . . . . . . . . . . . . . . . . . . . . 50
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 51
Control register . . . . . . . . . . . . . . . . . . . . . . . . 51
ErrorFlag register . . . . . . . . . . . . . . . . . . . . . . 52
CollPos register . . . . . . . . . . . . . . . . . . . . . . . 53
TimerValue register. . . . . . . . . . . . . . . . . . . . . 53
CRCResultLSB register . . . . . . . . . . . . . . . . . 53
CRCResultMSB register . . . . . . . . . . . . . . . . . 54
BitFraming register . . . . . . . . . . . . . . . . . . . . . 54
Page 2: Transmitter and control . . . . . . . . . . . 55
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 55
TxControl register . . . . . . . . . . . . . . . . . . . . . . 55
PreSet13 register . . . . . . . . . . . . . . . . . . . . . . 56
CoderControl register . . . . . . . . . . . . . . . . . . . 57
ModWidth register. . . . . . . . . . . . . . . . . . . . . . 57
PreSet16 register . . . . . . . . . . . . . . . . . . . . . . 58
PreSet17 register . . . . . . . . . . . . . . . . . . . . . . 58
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 59
RxControl1 register. . . . . . . . . . . . . . . . . . . . . 59
BitPhase register . . . . . . . . . . . . . . . . . . . . . . 60
RxThreshold register . . . . . . . . . . . . . . . . . . . 61
BPSKDemControl . . . . . . . . . . . . . . . . . . . . . . 61
RxControl2 register. . . . . . . . . . . . . . . . . . . . . 62
ClockQControl register . . . . . . . . . . . . . . . . . . 62
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 63
RxWait register . . . . . . . . . . . . . . . . . . . . . . . . 63
CRCPresetLSB register . . . . . . . . . . . . . . . . . 64
CRCPresetMSB register. . . . . . . . . . . . . . . . . 64
Register addressing modes . . . . . . . . . . . . . . 39
Register bit behavior. . . . . . . . . . . . . . . . . . . . 40
SecondaryStatus register . . . . . . . . . . . . . . . . 49
Page 1: Control and status . . . . . . . . . . . . . . . 51
CwConductance register . . . . . . . . . . . . . . . . 56
Page 3: Receiver and decoder control . . . . . . 59
DecoderControl register . . . . . . . . . . . . . . . . . 60
Page 4: RF Timing and channel redundancy . 63
ChannelRedundancy register . . . . . . . . . . . . . 63
All information provided in this document is subject to legal disclaimers.
Rev. 3.3 — 6 July 2010
057433
10.5.5.6
10.5.5.7
10.5.5.8
10.5.6
10.5.6.1
10.5.6.2
10.5.6.3
10.5.6.4
10.5.6.5
10.5.6.6
10.5.6.7
10.5.6.8
10.5.7
10.5.7.1
10.5.7.2
10.5.8
10.5.8.1
10.5.8.2
10.5.8.3
10.5.8.4
10.5.8.5
10.5.8.6
10.5.8.7
11
11.1
11.1.1
11.1.2
11.1.3
11.2
11.2.1
11.2.1.1
11.2.1.2
11.2.1.3
11.2.1.4
11.2.2
11.2.2.1
11.2.2.2
11.2.2.3
11.2.2.4
11.2.2.5
11.2.3
11.2.4
11.2.5
11.3
11.3.1
11.3.1.1
11.3.1.2
MFRC530 command set . . . . . . . . . . . . . . . . . 71
Page 5: FIFO, timer and IRQ pin
configuration . . . . . . . . . . . . . . . . . . . . . . . . . 66
TimerReload register . . . . . . . . . . . . . . . . . . . 67
IRQPinConfig register . . . . . . . . . . . . . . . . . . 68
Reserved registers 31h, 32h, 33h, 34h,
35h, 36h and 37h . . . . . . . . . . . . . . . . . . . . . . 68
Reserved register 39h . . . . . . . . . . . . . . . . . . 69
Reserved register 3Bh . . . . . . . . . . . . . . . . . . 70
Reserved registers 3Eh, 3Fh . . . . . . . . . . . . . 71
MFRC530 command overview. . . . . . . . . . . . 71
Basic states . . . . . . . . . . . . . . . . . . . . . . . . . . 73
StartUp command 3Fh . . . . . . . . . . . . . . . . . . 73
Idle command 00h . . . . . . . . . . . . . . . . . . . . . 73
Commands for card communication . . . . . . . 74
Transmit command 1Ah . . . . . . . . . . . . . . . . . 74
Using the Transmit command . . . . . . . . . . . . 74
64 bytes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
Receive command 16h . . . . . . . . . . . . . . . . . 77
Using the Receive command . . . . . . . . . . . . . 77
Collision detection . . . . . . . . . . . . . . . . . . . . . 78
Receiving bit oriented frames . . . . . . . . . . . . 79
Communication errors . . . . . . . . . . . . . . . . . . 80
Transceive command 1Eh . . . . . . . . . . . . . . . 80
Card communication states . . . . . . . . . . . . . . 80
Card communication state diagram . . . . . . . . 81
EEPROM commands. . . . . . . . . . . . . . . . . . . 82
WriteE2 command 01h . . . . . . . . . . . . . . . . . 82
Programming process . . . . . . . . . . . . . . . . . . 82
Timing diagram . . . . . . . . . . . . . . . . . . . . . . . 83
PreSet25 register . . . . . . . . . . . . . . . . . . . . . . 64
MFOUTSelect register . . . . . . . . . . . . . . . . . . 65
PreSet27 register . . . . . . . . . . . . . . . . . . . . . . 65
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 66
FIFOLevel register . . . . . . . . . . . . . . . . . . . . . 66
TimerClock register . . . . . . . . . . . . . . . . . . . . 66
TimerControl register . . . . . . . . . . . . . . . . . . . 67
PreSet2E register. . . . . . . . . . . . . . . . . . . . . . 68
PreSet2F register. . . . . . . . . . . . . . . . . . . . . . 68
Page 6: reserved . . . . . . . . . . . . . . . . . . . . . . 68
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 68
Page 7: Test control . . . . . . . . . . . . . . . . . . . . 69
Page register . . . . . . . . . . . . . . . . . . . . . . . . . 69
TestAnaSelect register . . . . . . . . . . . . . . . . . . 69
Reserved register 3Ch . . . . . . . . . . . . . . . . . . 70
TestDigiSelect register . . . . . . . . . . . . . . . . . . 70
RF channel redundancy and framing. . . . . . . 75
Transmission of bit oriented frames . . . . . . . . 75
Transmission of frames with more than
RF channel redundancy and framing. . . . . . . 78
ISO/IEC 14443 A Reader IC
MFRC530
© NXP B.V. 2010. All rights reserved.
continued >>
114 of 115

Related parts for MFRC53001T/0FE,112