LSISAS1064 LSI, LSISAS1064 Datasheet - Page 74

no-image

LSISAS1064

Manufacturer Part Number
LSISAS1064
Description
Manufacturer
LSI
Datasheet

Specifications of LSISAS1064

Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LSISAS1064 A1
Manufacturer:
LSI
Quantity:
28
Part Number:
LSISAS1064 A3
Manufacturer:
LSI/PBF
Quantity:
202
Part Number:
LSISAS1064/62042D2
Manufacturer:
LSILogic
Quantity:
120
Part Number:
LSISAS1064A2
Manufacturer:
LSI
Quantity:
20 000
Part Number:
LSISAS1064A3
Manufacturer:
LATTICE
Quantity:
628
Part Number:
LSISAS1064A3
Manufacturer:
LSI
Quantity:
20 000
Part Number:
LSISAS1064E
Manufacturer:
ST
Quantity:
2 241
Part Number:
LSISAS1064E
Manufacturer:
LSI
Quantity:
996
Part Number:
LSISAS1064E
Manufacturer:
LSI
Quantity:
20 000
Company:
Part Number:
LSISAS1064E
Quantity:
2 833
Part Number:
LSISAS1064E B1
Manufacturer:
LSI
Quantity:
110
Part Number:
LSISAS1064E B1
Manufacturer:
LSI/PBF
Quantity:
654
Part Number:
LSISAS1064E B1
Manufacturer:
LSILOGI
Quantity:
20 000
Company:
Part Number:
LSISAS1064E B1
Quantity:
798
Part Number:
LSISAS1064E B3
Manufacturer:
LSI
Quantity:
59
Part Number:
LSISAS1064E B3
Manufacturer:
LSI
Quantity:
147
Part Number:
LSISAS1064E B3
Manufacturer:
LSI
Quantity:
20 000
Part Number:
LSISAS1064E-B3
Quantity:
3
4-6
PCI Host Register Description
Copyright © 2003–2005 by LSI Logic Corporation. All rights reserved.
Received Target Abort (from Master)
A master device sets this bit when a Target Abort
command terminates its transaction.
Signaled Target Abort
The target device must set this bit when it terminates a
transaction with a target abort command.
DEVSEL/ Timing
These two read only bits encode the timing of DEVSEL/
and indicate the slowest time that a device asserts
DEVSEL/ for any bus command except Configuration
Read and Configuration Write. The LSISAS1064 only
supports medium DEVSEL/ timing. The possible timing
values are:
Data Parity Error Reported
This bit is set per the PCI Local Bus Specification,
Revision 3.0, and PCI-X Addendum to the PCI Local Bus
Specification, Revision 2.0. Refer to bit 0 of the
Command
Reserved
This field is reserved.
66 MHz Capable
The MAD[13] Power-On Sense pin controls this bit.
Allowing the internal pull-down to pull MAD[13] LOW sets
this bit and indicates to the host system that the
LSISAS1064 PCI function is capable of operating at
66 MHz. Pulling MAD[13] HIGH clears this bit and
indicates to the host system that the LSISAS1064 PCI
function is not configured to operate at 66 MHz. Refer to
Section 3.11, “Power-On Sense Pins Description,”
more information.
0b00
0b01
0b10
0b11
register for more information.
Reserved
Medium
Slow
Fast
PCI-X
for
[10:9]
[7:6]
12
11
8
5

Related parts for LSISAS1064